Reliability Challenges and Design Considerations for Wafer-Level Packages

被引:0
|
作者
Fan, Xuejun [1 ]
Han, Qiang [1 ]
机构
[1] S China Univ Technol, Dept Engn Mech, Guangzhou, Guangdong, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Wafer-Level Packaging (WLP) is essentially a true chip-scale packaging (CSP) technology, since the resulting package is practically of the same size as the die. Furthermore, wafer-level packaging paves the way for true integration of wafer fab, packaging, test, and bum-in at wafer level, for the ultimate streamlining of the manufacturing process undergone by a device from silicon start to customer shipment. There are several WLP technology classifications. Redistribution Layer and Bump technology, the most widely-used WLP technology, extends the conventional wafer fab process with an additional step that deposits a multi-layer thin-film metal rerouting and interconnection system to each device on the wafer. In this paper, an overview of the state of art WLP packaging technologies will be presented. The emphasis will be given to the challenges in reliability and the solutions based on the design.
引用
收藏
页码:931 / 936
页数:6
相关论文
共 50 条
  • [1] Chip size packages with wafer-level ball attach and their reliability
    Cergel, L
    Wetz, L
    Keser, B
    White, J
    [J]. ASDAM '02, CONFERENCE PROCEEDINGS, 2002, : 27 - 30
  • [2] Cyclic bending reliability of wafer-level chip-scale packages
    Lai, Yi-Shao
    Wang, Tong Hong
    Tsai, Han-Hui
    Jen, Ming-Hwa R.
    [J]. MICROELECTRONICS RELIABILITY, 2007, 47 (01) : 111 - 117
  • [3] Front Side Protection Layer for Improved Reliability of Wafer-Level Packages
    Peddi, R.
    Dutt, G.
    Wyatt, D.
    Tang, Hao
    Perez, A.
    Frye, D.
    [J]. 2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1307 - 1310
  • [4] Structural design optimization for board-level drop reliability of wafer-level chip-scale packages
    Tsai, Tsung-Yueh
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Chen, Rong-Sheng
    [J]. MICROELECTRONICS RELIABILITY, 2008, 48 (05) : 757 - 762
  • [5] Electromigration Reliability of Redistribution Lines in Wafer-level Chip-Scale Packages
    Lai, Yi-Shao
    Kao, Chin-Li
    Chiu, Ying-Ta
    Appelt, Bernd K.
    [J]. 2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 326 - 331
  • [6] Optimal design towards enhancement of board-level thermomechanical reliability of wafer-level chip-scale packages
    Lai, Yi-Shao
    Wang, Tong Hong
    [J]. MICROELECTRONICS RELIABILITY, 2007, 47 (01) : 104 - 110
  • [7] Investigations of board-level drop reliability of wafer-level chip-scale packages
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Wang, Ching-Chun
    [J]. JOURNAL OF ELECTRONIC PACKAGING, 2007, 129 (01) : 105 - 108
  • [8] Some practical considerations for effective and efficient wafer-level reliability control
    Tseng, SFC
    Chien, WTK
    Gong, E
    Wang, W
    Cai, BC
    [J]. MICROELECTRONICS RELIABILITY, 2004, 44 (08) : 1233 - 1243
  • [9] Reliability and characteristics of wafer-level chip-scale packages under current stress
    Chen, Po-Ying
    Kung, Heng-Yu
    Lai, Yi-Shao
    Tsai, Ming Hsiung
    Yeh, Wen-Kuan
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (02) : 819 - 823
  • [10] Investigation of electromigration reliability of redistribution lines in wafer-level chip-scale packages
    Kao, Chin-Li
    Chen, Tei-Chen
    Lai, Yi-Shao
    Chiu, Ying-Ta
    [J]. MICROELECTRONICS RELIABILITY, 2014, 54 (11) : 2471 - 2478