Reliability Challenges and Design Considerations for Wafer-Level Packages

被引:0
|
作者
Fan, Xuejun [1 ]
Han, Qiang [1 ]
机构
[1] S China Univ Technol, Dept Engn Mech, Guangzhou, Guangdong, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Wafer-Level Packaging (WLP) is essentially a true chip-scale packaging (CSP) technology, since the resulting package is practically of the same size as the die. Furthermore, wafer-level packaging paves the way for true integration of wafer fab, packaging, test, and bum-in at wafer level, for the ultimate streamlining of the manufacturing process undergone by a device from silicon start to customer shipment. There are several WLP technology classifications. Redistribution Layer and Bump technology, the most widely-used WLP technology, extends the conventional wafer fab process with an additional step that deposits a multi-layer thin-film metal rerouting and interconnection system to each device on the wafer. In this paper, an overview of the state of art WLP packaging technologies will be presented. The emphasis will be given to the challenges in reliability and the solutions based on the design.
引用
收藏
页码:931 / 936
页数:6
相关论文
共 50 条
  • [41] Development of Novel High Density System Integration Solutions in FOWLP - Complex and Thin Wafer-Level SiP and Wafer-Level 3D Packages
    Cardoso, Andre
    Dias, Leonor
    Fernandes, Elisabete
    Martins, Alberto
    Janeiro, Abel
    Cardoso, Paulo
    Barros, Hugo
    [J]. 2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 14 - 21
  • [42] Reliability of Wafer Level Thin Film MEMS Packages during Wafer Backgrinding
    Zaal, J. J. M.
    van Driel, W. D.
    Verheijden, G. J. A. M.
    Zhang, G. Q.
    [J]. 2009 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2009), 2009, : 603 - +
  • [43] An experimental investigation of current stressing on wafer-level chip-scale packages
    Lai, Yi-Shao
    Kung, Heng-Yu
    Chen, Po-Ying
    Yeh, Wen-Kuan
    [J]. EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 582 - 584
  • [44] Transfer of metal MEMS packages using a wafer-level solder transfer technique
    Welch, WC
    Chae, J
    Najafi, K
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2005, 28 (04): : 643 - 649
  • [45] Wafer-level film selection for stacked-die chip scale packages
    Shi, Daniel
    Fan, Xuejun
    [J]. 57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1731 - +
  • [46] Incrementally etched electrical feedthroughs for wafer-level transfer of glass lid packages
    Oberhammer, J
    Stemme, G
    [J]. BOSTON TRANSDUCERS'03: DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2003, : 1832 - 1835
  • [47] Wafer-level packaging
    Van Driel, Willem Dirk
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (03): : 358 - 358
  • [48] A SIMPLE WAFER-LEVEL MEASUREMENT TECHNIQUE FOR PREDICTING OXIDE RELIABILITY
    NARIANI, SR
    GABRIEL, CT
    [J]. IEEE ELECTRON DEVICE LETTERS, 1995, 16 (06) : 242 - 244
  • [49] Design, fabrication and testing of wafer-level thin film vacuum packages for MEMS based on nanoporous alumina membranes
    Zekry, Joseph E. E.
    Tezcan, Deniz S.
    Cherman, Vladimir
    Pedreira, Olalla V.
    Wang, Bo
    El Ghannudi, Hamza
    Celis, Jean-Pierre
    Puers, Robert
    Van Hoof, Chris
    Tilmans, Harrie A. C.
    [J]. SENSORS AND ACTUATORS A-PHYSICAL, 2013, 189 : 218 - 232
  • [50] Oriented design of wafer-level stacking structures to enhance reliability of laser debonding of thin devices
    Wang, Fangcheng
    Liu, Qiang
    Li, Jinhui
    Huang, Mingqi
    Dai, Wenxue
    Wang, Xuefan
    Zhang, Guoping
    Sun, Rong
    [J]. OPTICS AND LASER TECHNOLOGY, 2024, 169