Reconfiguring Circuits Around Defects in Self-Timed Cellular Automata

被引:0
|
作者
Kunieda, Tadashi [1 ]
Isokawa, Teijiro [1 ]
Peper, Ferdinand [1 ]
Saitoh, Ayumu [1 ]
Kamiura, Naotake [1 ]
Matsui, Nobuyuki [1 ]
机构
[1] Univ Hyogo, Grad Sch Engn, Div Comp Engn, Himeji, Hyogo 6712280, Japan
来源
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
For the realization of nanocomputers it will be important to have built-in defect-tolerance, which is the ability to overcome the unreliability caused by defective components. This paper explores defect-tolerance for nanocomputers based on Self-Timed Cellular Automata-an asynchronously timed CA of which the functionality can be expressed through a small number of transition rules. The proposed method assumes that defects are coped with in an initial phase by detecting and isolating them in cellular space from non-defective cells. The phase after this-the main topic of this paper-includes a scheme to efficiently lay out circuits on the cellular space in areas that are not affected by defects. The scheme is self-contained, i.e., it is carried out through the transition rules defined for the CA and does not require external circuitry.
引用
收藏
页码:200 / 209
页数:10
相关论文
共 50 条
  • [31] Self-timed, minimum latency circuits for the internet of things
    Wheeldon, Adrian
    Morris, Jordan
    Sokolov, Danil
    Yakovlev, Alex
    [J]. INTEGRATION-THE VLSI JOURNAL, 2019, 69 : 138 - 146
  • [32] A multiplexer based test method for self-timed circuits
    te Beest, F
    Peeters, A
    [J]. 11TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2005, : 166 - 175
  • [33] On Self-Timed Circuits in Real-Time Systems
    Ferringer, Markus
    [J]. INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2011, 2011
  • [34] AN EFFICIENT IMPLEMENTATION OF BOOLEAN FUNCTIONS AS SELF-TIMED CIRCUITS
    DAVID, I
    GINOSAR, R
    YOELI, M
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (01) : 2 - 11
  • [35] Analog Self-Timed Programming Circuits for Aging Memristors
    Irmanova, Aidana
    Maan, Akshay
    James, Alex
    Chua, Leon
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (04) : 1133 - 1137
  • [36] Prototype board for the test of self-timed circuits developed in FPGAs
    Raya, MS
    Naharro, RJ
    Ramírez, JC
    [J]. VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 1039 - 1046
  • [37] Feedback techniques for dual-rail self-timed circuits
    DeMara, RF
    Kejriwal, A
    Seeber, J
    [J]. ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 458 - 464
  • [38] Efficient function-block implementation of self-timed circuits
    Li, XL
    Sanders, JW
    [J]. 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 269 - 272
  • [39] Investigation and Design of a Threshold element for the Fault Self-Timed Circuits
    Kamenskih, Anton N.
    Tyurin, Sergey F.
    [J]. PROCEEDINGS OF THE 2019 10TH INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS, SERVICES AND TECHNOLOGIES (DESSERT), 2019, : 29 - 33
  • [40] Self-timed circuits for energy harvesting AC power supplies
    Siebert, J
    Collier, J
    Amirtharajah, R
    [J]. ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 315 - 318