FPGA based Hardware Implementation of Hybrid Cryptographic Algorithm for Encryption and Decryption

被引:0
|
作者
Shende, Vikrant [1 ]
Kulkarni, Meghana [2 ]
机构
[1] VTU RRC, Belagavi, India
[2] VTU, Dept PG Studies, Belagavi, India
关键词
AES; RSA; FPGA; Cryptosystem; Hybrid encryption; cloud security;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, a hybrid encryption algorithm is proposed. The RSA (Rivest Shamir Adleman) public-key standard has been used along with AES (Advanced Encryption Standard), a symmetric key algorithm, thereby reinforcing the RSA architecture as well as giving rise to a much more secure encryption algorithm. This hybrid design is implemented on Modelsim to obtain the simulation results and then synthesized using Xilinx ISE platform and targeted on a FPGA. In the proposed hybrid system, to provide extra security and to achieve much stronger encryption, the AES key is also encrypted using RSA algorithm along with the encryption of plaintext by AES. This virtually provides a double layer of the security perimeter. For the decryption, the RSA public key is used to decrypt the AES key and then using this key, the original plaintext message is obtained.
引用
收藏
页码:416 / 419
页数:4
相关论文
共 50 条
  • [1] FPGA Based Hardware Implementation of AES Rijndael Algorithm for Encryption and Decryption
    Srinivas, N. S. Sai
    Akramuddin, Md.
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 1769 - 1776
  • [2] Hardware implementation of AES encryption and decryption system based on FPGA
    Zhu, Shihai
    [J]. Open Cybernetics and Systemics Journal, 2015, 9 (01): : 1373 - 1377
  • [3] Development Of Modules Of Neuro-Like Cryptographic Encryption And Decryption Of Data And Their Implementation On FPGA
    Tsmots, Ivan
    Rabyk, Vasyl
    Berezky, Oleg
    Lukaschuk, Yurii
    Teslyuk, Vasyl
    [J]. 2021 IEEE 16TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS (CADSM), 2021,
  • [4] FPGA Implementation of AES Encryption and Decryption
    Deshpande, Ashwini M.
    Deshpande, Mangesh S.
    Kayatanavar, Devendra N.
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON CONTROL AUTOMATION, COMMUNICATION AND ENERGY CONSERVATION INCACEC 2009 VOLUME II, 2009, : 567 - 573
  • [5] Study on the Encryption and Decryption of a Hybrid Domestic Cryptographic Algorithm in Secure Transmission of Data Communication
    Cheng, Yuqian
    [J]. International Journal of Network Security, 2022, 24 (05) : 947 - 952
  • [6] HARDWARE IMPLEMENTATION OF SERPENT ENCRYPTION ALGORITHM ON XILINX FPGA DEVICES
    Grozea, Constantin
    Guiman, Gheorghe
    Hritcu, Daniel-Tiberius
    Radoi, Ionut
    [J]. 18TH INTERNATIONAL CONFERENCE - THE KNOWLEDGE-BASED ORGANIZATION: APPLIED TECHNICAL SCIENCES AND ADVANCED MILITARY TECHNOLOGIES, CONFERENCE PROCEEDING 3, 2012, : 240 - 242
  • [7] FPGA Implementation of Hybrid Linear Cellular Automata based Encryption Algorithm
    Gangadari, Bhoopal Rao
    Ahamed, Shaik Rafi
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 281 - 285
  • [8] The Implementation of the 1024-bit RSA Encryption/Decryption Algorithms Based on FPGA
    Qu, Yingjie
    Zhao, Qing
    [J]. 2009 INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION SYSTEMS AND APPLICATIONS, PROCEEDINGS, 2009, : 420 - 423
  • [9] A versatile pipelined hardware implementation for encryption and decryption using advanced encryption standard
    Nedjah, Nadia
    Mourelle, Luiza de Macedo
    [J]. HIGH PERFORMANCE COMPUTING FOR COMPUTATIONAL SCIENCE - VECPAR 2006, 2007, 4395 : 249 - +
  • [10] FPGA based hardware implementation of Bat Algorithm
    Ben Ameur, Mohamed Sadok
    Sakly, Anis
    [J]. APPLIED SOFT COMPUTING, 2017, 58 : 378 - 387