AQUILA: An equivalence verifier for large sequential circuits

被引:0
|
作者
Huang, SY
Cheng, KT
Chen, KC
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we address the problem of verifying the equivalence of two sequential circuits. A hybrid approach that combines the advantages of BDD-based and ATPG-based approaches is introduced. Furthermore, we incorporate a technique called partial justification to explore the sequential similarity between the two circuits under verification to speed up the verification process. Compared with existing approaches, our method is much less vulnerable to the memory explosion problem, and therefore can handle larger designs. The experimental results show that in a few minutes of CPU time, our tool can verify the sequential equivalence of an intensively optimized benchmark circuit with hundreds of flip-flops against its original version.
引用
收藏
页码:455 / 460
页数:6
相关论文
共 50 条
  • [1] AQUILA: An equivalence checking system for large sequential designs
    Huang, SY
    Cheng, KT
    Chen, KC
    Huang, CY
    Brewer, F
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (05) : 443 - 464
  • [2] Seqver : A sequential equivalence verifier for hardware designs
    Kaiss, Daher
    Goldenberg, Silvian
    Hanna, Ziyad
    Khasidashvili, Zurab
    [J]. PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 267 - +
  • [3] Alignability equivalence of synchronous sequential circuits
    Rosenmann, A
    Hanna, Z
    [J]. SEVENTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2002, : 111 - 114
  • [4] Equivalence Checking of Sequential Quantum Circuits
    Wang, Qisheng
    Li, Riling
    Ying, Mingsheng
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (09) : 3143 - 3156
  • [5] THE GENETIC APPROACH TO VERIFYING THE EQUIVALENCE OF SEQUENTIAL CIRCUITS
    Ivanov, D. E.
    [J]. RADIO ELECTRONICS COMPUTER SCIENCE CONTROL, 2009, 1 : 118 - 123
  • [6] ON EQUIVALENCE BETWEEN THE SEQUENTIAL CIRCUITS IN SERIES AND IN PARALLEL
    姚天忠
    胡铮浩
    [J]. 苏州大学学报(自然科学版), 1990, (02) : 181 - 186
  • [7] VERISEC: VERIfying Equivalence of SEquential Circuits using SAT
    Syal, M
    Hsiao, MS
    [J]. HLDVT'05: TENTH ANNUAL IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2005, : 52 - 59
  • [8] Sequential Equivalence Checking of Clock-Gated Circuits
    Dai, Yu-Yun
    Khoo, Kei-Yong
    Brayton, Robert K.
    [J]. 2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [9] Sequential Equivalence Checking for Clock-Gated Circuits
    Savoj, Hamid
    Mishchenko, Alan
    Brayton, Robert
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (02) : 305 - 317
  • [10] Power estimation for large sequential circuits
    Kozhaya, JN
    Najm, FN
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (02) : 400 - 407