Cost-efficient design of a quantum multiplier-accumulator unit

被引:18
|
作者
Babu, Hafiz Md. Hasan [1 ]
机构
[1] Univ Dhaka, Dept Comp Sci & Engn, Dhaka 1000, Bangladesh
关键词
Controlled-V gate; Qubits; Quantum gate; Quantum circuit; GATES;
D O I
10.1007/s11128-016-1455-0
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
This paper proposes a cost-efficient quantum multiplier-accumulator unit. The paper also presents a fast multiplication algorithm and designs a novel quantum multiplier device based on the proposed algorithm with the optimum time complexity as multiplier is the major device of a multiplier-accumulator unit. We show that the proposed multiplication technique has time complexity O((3log(2)n) + 1), whereas the best known existing technique has O(nlog(2)n), where n is the number of qubits. In addition, our design proposes three new quantum circuits: a circuit representing a quantum full-adder, a circuit known as quantum ANDing circuit, which performs the ANDing operation and a circuit presenting quantum accumulator. Moreover, the proposed quantum multiplier-accumulator unit is the first ever quantum multiplier-accumulator circuit in the literature till now, which has reduced garbage outputs and ancillary inputs to a great extent. The comparative study shows that the proposed quantum multiplier performs better than the existing multipliers in terms of depth, quantum gates, delays, area and power with the increasing number of qubits. Moreover, we design the proposed quantum multiplier-accumulator unit, which performs better than the existing ones in terms of hardware and delay complexities, e.g., the proposed (n x n)-qubit quantum multiplier-accumulator unit requires O(n(2)) hardware and O(log(2)n) delay complexities, whereas the best known existing quantum multiplier-accumulator unit requires O(n(3)) hardware and O((n-1)(2) + 1+ n) delay complexities. In addition, the proposed design achieves an improvement of 13.04, 60.08 and 27.2% for 4x4, 7.87, 51.8 and 27.1% for 8x8, 4.24, 52.14 and 27% for 16x16, 2.19, 52.15 and 27.26% for 32x32 and 0.78, 52.18 and 27.28% for 128x128-qubit multiplications over the best known existing approach in terms of number of quantum gates, ancillary inputs and garbage outputs, respectively. Moreover, on average, the proposed design gains an improvement of 5.62% in terms of area and power consumptions over the best known existing approach.
引用
收藏
页数:38
相关论文
共 50 条
  • [21] Multiplier-accumulator macro for a 45 MIPS embedded RISC processor
    Toshiba Corp, Kawasaki, Japan
    [J]. IEEE J Solid State Circuits, 7 (1067-1071):
  • [22] EasyMAC: Design Exploration-Enabled Multiplier-Accumulator Generator using a Canonical Architectural Representation
    Zhang, Jiaxi
    Gao, Qiuyang
    Guo, Yijiang
    Shi, Bizhao
    Luo, Guojie
    [J]. 27TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2022, 2022, : 647 - 653
  • [23] Design of a Vedic Multiplier based 64-bit Multiplier Accumulator Unit
    Balachandar, Abinav
    Patel, Aniket
    Ramesh, S. R.
    [J]. 2024 5TH INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN INFORMATION TECHNOLOGY, ICITIIT 2024, 2024,
  • [24] A Compact Quantum Cost-Efficient Design of a Reversible Binary Counter
    Ul Hague, Mubin
    Sworna, Zarrin Tasnim
    Afrin, Sadia
    Shan, Fahim Shihab
    [J]. 2019 5TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE 2019), 2019,
  • [25] VERY HIGHSPEED CMOS/SOS MULTIPLIER-ACCUMULATOR, T6354
    IWAMURA, J
    TAGUCHI, S
    SUGANUMA, K
    KIMURA, M
    [J]. TOSHIBA REVIEW, 1984, (148): : 36 - 39
  • [26] A multiplier-accumulator macro for a 45MIPS embedded RISC processor
    Murakami, H
    Yano, N
    Ootaguro, Y
    Sugeno, Y
    Ueno, M
    Muroya, Y
    Aramaki, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (07) : 1067 - 1071
  • [27] FPGA-based digit-serial complex number multiplier-accumulator
    Sansaloni, T
    Valls, J
    Parhi, KK
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 585 - 588
  • [28] High Performance FPGA-based Implementation of a Parallel Multiplier-Accumulator
    Cieplucha, Marek
    [J]. MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 485 - 489
  • [29] AN OPTICAL-PHASE RECONSTRUCTOR BASED ON USING A MULTIPLIER-ACCUMULATOR APPROACH
    SASIELA, RJ
    MOONEY, JG
    [J]. PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1985, 551 : 170 - 176
  • [30] COST-EFFICIENT MRF DESIGN
    LINDEBERG, JD
    [J]. BIOCYCLE, 1994, 35 (08) : 66 - 69