A Custom Reconfigurable Power Efficient FIR Filter

被引:0
|
作者
Sakthivel, R. [1 ]
Mishra, Ishita [2 ]
Jalke, Vrushali [2 ]
Wachaspati, Asmita [2 ]
机构
[1] VIT Univ, SENSE, Sch Elect & Elect, Vellore, Tamil Nadu, India
[2] VIT Univ, SENSE, Sch Elect & Elect, VLSI Design, Vellore, Tamil Nadu, India
关键词
RAG-n; Multiplier-less; FIR filter; DSP system; DIGITAL-FILTERS;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Power consumption is the most crucial point of designing any architecture. Till the date so many techniques have been discussed for realizing Digital filters more power efficient. This paper presents a Custom Reconfigurable Power efficient FIR filter which is based on multiplier less configuration using RAG-n algorithm. As multiplier takes the maximum area of any hardware and consumes the highest power so here in this design it is optimized using realizing the multiplier with the help of adder and shifter. FIR filter is symmetrical and has linear phase so stable and easy to implement and supports the number of DSP system. Power analysis shows that the above architecture consumes less power than the traditional one.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Low power and Area Efficient Reconfigurable FIR Filter implementation in FPGA
    Gunasekaran, K.
    Manikandan, M.
    [J]. 2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 300 - 303
  • [2] A Speed Efficient FIR Filter for Reconfigurable Applications
    Menon, Navya V.
    Agrawal, Sonali
    [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 81 - 85
  • [3] Energy Efficient Reconfigurable Fir Filter Architecture
    Quraishi, Mahvish
    Alagdeve, V. D.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 509 - 513
  • [4] Power optimization of a reconfigurable fir-filter
    Bruce, H
    Veljanovski, R
    Öwall, V
    Singh, J
    [J]. 2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 321 - 324
  • [5] Design and Implementation of Area and Power Efficient Reconfigurable FIR Filter with Low Complexity Coefficients
    Killadi, Baboji
    Sriadibhatla, Sridevi
    [J]. GAZI UNIVERSITY JOURNAL OF SCIENCE, 2019, 32 (02): : 494 - 507
  • [6] RECONFIGURABLE ARCHITECTURE FOR FIR FILTER WITH LOW POWER CONSUMPTION
    Jayasudha, N.
    Sathiya, K. G.
    [J]. 2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 1244 - 1249
  • [7] Reconfigurable low power FIR filter based on partitioned multipliers
    Shah, Farhat Abbas
    Jamal, Habibullah
    Khan, Muhammad Akhtar
    [J]. 2006 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 87 - +
  • [8] A Reconfigurable FIR Filter System
    Xu, Guosheng
    [J]. JOURNAL OF COMPUTERS, 2013, 8 (07) : 1841 - 1846
  • [9] FPGA Synthesis of Area Efficient Data Path for Reconfigurable FIR Filter
    Saranya, R.
    Pradeep, C.
    [J]. 2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 349 - 353
  • [10] Efficient realization of reconfigurable FIR filter using the new coefficient representation
    Sadeghipour, K. D.
    Abbaszadeh, A.
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (12): : 902 - 907