A New Assist Technique to Enhance the Read and Write Margins of Low Voltage SRAM cell

被引:3
|
作者
Keshavarapu, Santhosh [1 ]
Jain, Saumya [1 ]
Pattanaik, Manisha [1 ]
机构
[1] ABV IIITM, VLSI Design Lab, Gwalior, MP, India
关键词
Process variations; Read assist; write assist; Low voltage SRAM; Read and Write margins;
D O I
10.1109/ISED.2012.55
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Improving the Noise margin is one of the important challenge in every state of the art SRAM design. Due to the Process variations like threshold voltage variations, supply voltage variations etc.. in scaled technologies, stable operation of the bit cell is critical to obtain with high yield in low-voltage SRAM. In this paper a new assist technique (Read assist and write assist) is proposed to enhance the read and write margins of the 6T SRAM bit cell and the same write assist circuit is applicable to enhance the write margin of the 8T SRAM bit cell. The simulations are performed in 90nm TSMC process Technology node and the read and write margin simulation results are compared with different SRAM circuits like 6T SRAM bit cell with cell ratio of 1, 2, 3 and Dynamic word line swing technique and 8T SRAM bit cell. The effect of temperature and threshold voltage values on Read and Write margins are observed. By using the proposed read assist technique the read margin is improved by 2.375 times for 6T cell and with write assist technique the write margin is improved by 1.89 times for 6T and 8T cells.
引用
收藏
页码:97 / 101
页数:5
相关论文
共 50 条
  • [41] A dual V;disturb-free subthreshold SRAM with write-assist and read isolation
    Vipul Bhatnagar
    Pradeep Kumar
    Neeta Pandey
    Sujata Pandey
    [J]. Journal of Semiconductors, 2018, (02) : 67 - 77
  • [42] Failure Mechanisms and Test Methods for the SRAM TVC Write-Assist Technique
    Kinseher, Josef
    Voelker, Moritz
    Zordan, Leonardo B.
    Polian, Ilia
    [J]. 2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [43] A dual V disturb-free subthreshold SRAM with write-assist and read isolation
    Vipul Bhatnagar
    Pradeep Kumar
    Neeta Pandey
    Sujata Pandey
    [J]. Journal of Semiconductors, 2018, 39 (02) - 77
  • [44] A Stable Low Leakage Power SRAM with Built-In Read/Write-Assist Scheme using GNRFETs for IoT Applications
    Abbasian, Erfan
    Mirzaei, Tahere
    Sofimowloodi, Sobhan
    [J]. ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (12)
  • [45] Charge Recycled Low Power SRAM with Integrated Write and Read Assist, for Wearable Electronics, Designed in 7nm FinFET
    Nautiyal, Vivek
    Singla, Gaurav
    Singh, Satinderjit
    Bohra, Fakhruddin Ali
    Dasani, Jitendra
    Gupta, Lalit
    Dwivedi, Sagar
    [J]. 2017 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2017,
  • [46] A Disturb-Free 10T SRAM Cell with High Read Stability and Write Ability for Ultra-Low Voltage Operations
    Zhang, Jiubai
    He, Yajuan
    Wu, Xiaoqing
    Zhang, Bo
    [J]. 2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 305 - 308
  • [47] An Ultra-low Power 8T SRAM with Vertical Read Word Line and Data Aware Write Assist
    Lu, Lu
    Yoo, Taegeun
    Van Loi, Le
    Kim, Tony Tae-Hyoung
    [J]. 2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 143 - 144
  • [48] Voltage Boosted Fail Detecting Circuit for Selective Write Assist and Cell Current Boosting for High-Density Low-Power SRAM
    Park, Jaehyun
    Lee, Sangheon
    Jeong, Hanwool
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (02) : 797 - 805
  • [49] A novel charge recycle read write assist technique for energy efficient and fast 20 nm 8T-SRAM array
    Nayak, Debasish
    Acharya, Debiprasad Priyabrata
    Rout, Prakash Kumar
    NandA, Umakanta
    [J]. SOLID-STATE ELECTRONICS, 2018, 148 : 43 - 50
  • [50] Characterization of a Novel 10T Low-Voltage SRAM Cell With High Read and Write Margin for 20nm FinFET Technology
    Limachia, Mitesh
    Viramgama, Pathik
    Thakker, Rajesh
    Kothari, Nikhil
    [J]. 2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 309 - 314