A Stable Low Leakage Power SRAM with Built-In Read/Write-Assist Scheme using GNRFETs for IoT Applications

被引:9
|
作者
Abbasian, Erfan [1 ]
Mirzaei, Tahere [2 ]
Sofimowloodi, Sobhan [3 ]
机构
[1] Babol Noshirvani Univ Technol, Dept Elect & Comp Engn, Babol, Iran
[2] Univ Guilan, Dept Elect Engn, Rasht, Iran
[3] Amirkabir Univ Technol, Dept Elect Engn, Tehran, Iran
关键词
SRAM; Static noise margin; GNRFET; Energy; PVT; Read; Write-assist; SUBTHRESHOLD SRAM; CELL;
D O I
10.1149/2162-8777/aca791
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Design of circuits using graphene nanoribbon field-effect transistors (GNRFETs), as promising next-generation devices, can improve total performance of a chip due to offering excellent properties. However, GNRFETs are in the early stage of design, and the studies of process-voltage-temperature (PVT) variations on their performance are very crucial. Therefore, this paper aims to design, simulate, and evaluate a novel stable fully differential 12 T (SFD12T) SRAM using GNRFETs under PVT variations. Simulation results in 16 nm GNRFET technology at 0.5 V show that the proposed design improves read stability/writability by 2.11x/1.09 x compared to fully differential 8 T (FD8T: as a basic cell) due to using built-in read/write-assist scheme, which forces "0" storing node to ground during a read operation and cuts pull-down path off during a write operation, respectively. An improvement of at least 4.79% (18.55% compared to FD8T) in leakage power is achieved due to stacking of transistors. The fourth-best read/write energy among eight studied SRAMs is related to the proposed design. In addition, it can support the bit-interleaving architecture because it eliminates half-select disturbance issues. Generally, the proposed design is the best SRAM from the figure of merit (FOM) point of view, so it can be an optimal choice for Internet-of-Things applications.
引用
收藏
页数:14
相关论文
共 49 条
  • [1] A Charge Recycling Scheme with Read and Write Assist for Low Power SRAM Design
    Zhang H.
    Jia S.
    Yang J.
    Wang Y.
    [J]. Beijing Daxue Xuebao (Ziran Kexue Ban)/Acta Scientiarum Naturalium Universitatis Pekinensis, 2021, 57 (05): : 815 - 822
  • [2] A bit-interleaving 12T bitcell with built-in write-assist for sub-threshold SRAM
    Shi, Dashan
    Yuan, Jia
    Yin, Jialu
    Wang, Yulian
    Qiao, Shushan
    [J]. IEICE ELECTRONICS EXPRESS, 2022, 19 (10)
  • [3] Performance and Stability Analysis of Built-In Self-Read and Write Assist 10T SRAM Cell
    Ganesh, Chokkakula
    Noorbasha, Fazal
    [J]. ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2023, 2023
  • [4] A low active and leakage power SRAM using a read and write divided and BIST programmable timing control circuit
    Zhu, Jiafeng
    Bai, Na
    Wu, Jianhui
    [J]. MICROELECTRONICS JOURNAL, 2013, 44 (04) : 283 - 291
  • [5] Low leakage, differential read scheme CNTFET based 9T SRAM cells for Low Power applications
    Valluri, Aswini
    Musala, Sarada
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (01) : 127 - 148
  • [6] Data-dependent half-select free GSRAM cell with word line write-assist and built-in read buffer schemes for use in PUFs-based IoT devices
    Darabi, Abdolreza
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 185
  • [7] A 28-nm 32 Kb SRAM For Low-VMIN Applications Using Write and Read Assist Techniques
    Kumar, Satyendra
    Saha, Kaushik
    Gupta, Hariom
    [J]. RADIOENGINEERING, 2017, 26 (03) : 772 - 780
  • [8] A Half-Select Disturb-Free 11T SRAM Cell With Built-In Write/Read-Assist Scheme for Ultralow-Voltage Operations
    He, Yajuan
    Zhang, Jiubai
    Wu, Xiaoqing
    Si, Xin
    Zhen, Shaowei
    Zhang, Bo
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (10) : 2344 - 2353
  • [9] Reliable write assist low power SRAM cell for wireless sensor network applications
    Pal, Soumitra
    Bose, Subhankar
    Ki, Wing-Hung
    Islam, Aminul
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (02) : 137 - 147
  • [10] Read-Preferred SRAM Cell With Write-Assist Circuit Using Back-Gate ETSOI Transistors in 22-nm Technology
    Yang, Younghwi
    Jeong, Hanwool
    Yang, Frank
    Wang, Joseph
    Yeap, Geoffrey
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (10) : 2575 - 2581