共 49 条
- [12] A Large "Read" and "Write" Margins, Low Leakage Power, Six-Transistor 90-nm CMOS SRAM [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (04): : 530 - 538
- [15] Read Improved and Low Leakage Power CNTFET Based Hybrid 10t SRAM Cell for Low Power Applications [J]. Circuits, Systems, and Signal Processing, 2024, 43 : 1627 - 1660
- [18] Charge Recycled Low Power SRAM with Integrated Write and Read Assist, for Wearable Electronics, Designed in 7nm FinFET [J]. 2017 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2017,
- [19] Newly energy-efficient SRAM bit-cell using GAA CNT-GDI method with asymmetrical write and built-in read-assist schemes for QR code-based multimedia applications [J]. MICROELECTRONICS JOURNAL, 2021, 114
- [20] An Ultra-low Power 8T SRAM with Vertical Read Word Line and Data Aware Write Assist [J]. 2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 143 - 144