A Stable Low Leakage Power SRAM with Built-In Read/Write-Assist Scheme using GNRFETs for IoT Applications

被引:9
|
作者
Abbasian, Erfan [1 ]
Mirzaei, Tahere [2 ]
Sofimowloodi, Sobhan [3 ]
机构
[1] Babol Noshirvani Univ Technol, Dept Elect & Comp Engn, Babol, Iran
[2] Univ Guilan, Dept Elect Engn, Rasht, Iran
[3] Amirkabir Univ Technol, Dept Elect Engn, Tehran, Iran
关键词
SRAM; Static noise margin; GNRFET; Energy; PVT; Read; Write-assist; SUBTHRESHOLD SRAM; CELL;
D O I
10.1149/2162-8777/aca791
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Design of circuits using graphene nanoribbon field-effect transistors (GNRFETs), as promising next-generation devices, can improve total performance of a chip due to offering excellent properties. However, GNRFETs are in the early stage of design, and the studies of process-voltage-temperature (PVT) variations on their performance are very crucial. Therefore, this paper aims to design, simulate, and evaluate a novel stable fully differential 12 T (SFD12T) SRAM using GNRFETs under PVT variations. Simulation results in 16 nm GNRFET technology at 0.5 V show that the proposed design improves read stability/writability by 2.11x/1.09 x compared to fully differential 8 T (FD8T: as a basic cell) due to using built-in read/write-assist scheme, which forces "0" storing node to ground during a read operation and cuts pull-down path off during a write operation, respectively. An improvement of at least 4.79% (18.55% compared to FD8T) in leakage power is achieved due to stacking of transistors. The fourth-best read/write energy among eight studied SRAMs is related to the proposed design. In addition, it can support the bit-interleaving architecture because it eliminates half-select disturbance issues. Generally, the proposed design is the best SRAM from the figure of merit (FOM) point of view, so it can be an optimal choice for Internet-of-Things applications.
引用
收藏
页数:14
相关论文
共 49 条
  • [11] An Energy-Efficient Conditional Biasing Write Assist With Built-In Time-Based Write-Margin-Tracking for Low-Voltage SRAM
    Huang, Chi-Ray
    Chiou, Lih-Yih
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (08) : 1586 - 1590
  • [12] A Large "Read" and "Write" Margins, Low Leakage Power, Six-Transistor 90-nm CMOS SRAM
    Enomoto, Tadayoshi
    Kobayashi, Nobuaki
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (04): : 530 - 538
  • [13] Design of a Low Leakage, Low Power and High Performance Search and Read Memory Using CAM and SRAM
    Dandapat, A.
    Kayal, D.
    Mukhopadhyay, D.
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (02) : 158 - 168
  • [14] Reliable single-ended ultra-low power GNRFETs-based 9T SRAM cell with improved read and write operations
    Patel, Pramod Kumar
    Malik, M. M.
    Gupta, Tarun K.
    [J]. MICROELECTRONICS RELIABILITY, 2024, 153
  • [15] Read Improved and Low Leakage Power CNTFET Based Hybrid 10t SRAM Cell for Low Power Applications
    M. Elangovan
    Kulbhushan Sharma
    Ashish Sachdeva
    Lipika Gupta
    [J]. Circuits, Systems, and Signal Processing, 2024, 43 : 1627 - 1660
  • [16] Read Improved and Low Leakage Power CNTFET Based Hybrid 10t SRAM Cell for Low Power Applications
    Elangovan, M.
    Sharma, Kulbhushan
    Sachdeva, Ashish
    Gupta, Lipika
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 43 (3) : 1627 - 1660
  • [17] A 16 nm 128 Mb SRAM in High-κ Metal-Gate FinFET Technology With Write-Assist Circuitry for Low-VMIN Applications
    Chen, Yen-Huei
    Chan, Wei-Min
    Wu, Wei-Cheng
    Liao, Hung-Jen
    Pan, Kuo-Hua
    Liaw, Jhon-Jhy
    Chung, Tang-Hsuan
    Li, Quincy
    Lin, Chih-Yung
    Chiang, Mu-Chi
    Wu, Shien-Yang
    Chang, Jonathan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (01) : 170 - 177
  • [18] Charge Recycled Low Power SRAM with Integrated Write and Read Assist, for Wearable Electronics, Designed in 7nm FinFET
    Nautiyal, Vivek
    Singla, Gaurav
    Singh, Satinderjit
    Bohra, Fakhruddin Ali
    Dasani, Jitendra
    Gupta, Lalit
    Dwivedi, Sagar
    [J]. 2017 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2017,
  • [19] Newly energy-efficient SRAM bit-cell using GAA CNT-GDI method with asymmetrical write and built-in read-assist schemes for QR code-based multimedia applications
    Darabi, Abdolreza
    Salehi, Mohammad Reza
    Abiri, Ebrahim
    [J]. MICROELECTRONICS JOURNAL, 2021, 114
  • [20] An Ultra-low Power 8T SRAM with Vertical Read Word Line and Data Aware Write Assist
    Lu, Lu
    Yoo, Taegeun
    Van Loi, Le
    Kim, Tony Tae-Hyoung
    [J]. 2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 143 - 144