Extended Comparative Analysis of Flip-Flop Architectures for Subthreshold Applications in 28 nm FD-SOI

被引:2
|
作者
Late, Even [1 ]
Vatanjou, Ali Asghar [1 ]
Ytterdal, Trond [1 ]
Aunet, Snorre [1 ]
机构
[1] Norwegian Univ Sci & Technol, Dept Elect & Telecommun, OS Bragstads Plass 2a, N-7034 Trondheim, Norway
关键词
Subthreshold; 28 nm FD-SOI; D Flip-flop; Comparison; Setup Time; Hold Time;
D O I
10.1016/j.micpro.2016.07.016
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nine D-type Flip-Flop (DFF) architectures were implemented in 28 nm FDSOI at a target, subthreshold, supply voltage of 200 mV. The goal was to identify promising DFFs for ultra low power applications. The single-transistor pass gate DFF, the PowerPC 603 DFF and the (CMOS)-M-2 DFF are considered to be the overall best candidates of the nine. The pass gate DFF had the lowest energy consumption per cycle for frequencies lower than 500 kHz and for supply voltages below 400 mV. It was implemented with the smallest physical footprint and it proved to be functional down to the lowest operating voltage of 65 mV in the typical process corner. During Monte Carlo (MC) process and mismatch simulations it was also found that the pass gate DFF is least prone to variations in both minimal setup- and minimal hold-time. Race conditions, during mismatch variations, occurred for the flip-flop that is constructed from NAND and inverter based multiplexers. The pass gate DFF is outperformed slightly when it comes to D-Q-based power-delay product and more significantly when it comes to the maximum clock frequency. The flip-flops having the shortest D-Q delays were the PowerPC 603 and the transmission gate D flip-flop, these also had the lowest D-Q-based power-delay of 26% and 30% respectively of that of the worst-case (SCFF)-C-2 power-delay product. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:11 / 20
页数:10
相关论文
共 50 条
  • [1] Comparative Analysis of Flip-Flop Architectures for Subthreshold Applications in 28nm FDSOI
    Late, Even
    Vatanjou, Ali Asghar
    Ytterdal, Trond
    Aunet, Snorre
    2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,
  • [2] Design insights for reliable energy efficient OxRAM-based flip-flop in 28nm FD-SOI
    Jovanovic, Natalija
    Vianello, Elisa
    Thomas, Olivier
    Nikolic, Borivoje
    Naviner, Lirida
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [3] A Radiation-Hardened Non-Redundant Flip-Flop, Stacked Leveling Critical Charge Flip-Flop in a 65 nm Thin BOX FD-SOI Process
    Furuta, Jun
    Yamaguchi, Junki
    Kobayashi, Kazutoshi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (04) : 2080 - 2086
  • [4] A Radiation-Hardened Non-redundant Flip-Flop, Stacked Leveling Critical Charge Flip-Flop in a 65 nm Thin BOX FD-SOI Process
    Yamaguchi, Junki
    Furuta, Jun
    Kobayashi, Kazutoshi
    2015 15TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2015,
  • [5] Electrostatics and channel coupling on 28 nm FD-SOI for cryogenic applications
    Paz, Bruna Cardoso
    Casse, Mikael
    Haendler, Sebastien
    Juge, Andre
    Vincent, Emmanuel
    Galy, Philippe
    Arnaud, Franck
    Ghibaudo, Gerard
    Vinet, Maud
    de Franceschi, Silvano
    Meunier, Tristan
    Gaillard, Fred
    2020 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2020,
  • [6] Statistical Analysis of Dynamic Variability in 28nm FD-SOI MOSFETs
    Ioannidis, E. G.
    Haendler, S.
    Theodorou, C. G.
    Planes, N.
    Dimitriadis, C. A.
    Ghibaudo, G.
    PROCEEDINGS OF THE 2014 44TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2014), 2014, : 214 - 217
  • [7] Analysis and Modeling of the Charge Collection Mechanism in 28-nm FD-SOI
    Correas, V.
    Nofal, I.
    Cerba, J.
    Monsieur, F.
    Gasiot, G.
    Alexandrescu, D.
    Roche, P.
    Gonella, R.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (08) : 1894 - 1899
  • [8] Low Voltage LNA Implementations in 28 nm FD-SOI Technology for GNSS Applications
    Halauko, Aleh
    Borejko, Tomasz
    Pleskacz, Witold A.
    2015 22ND INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2015, : 354 - 358
  • [9] Radiation Hardness Evaluations of a Stacked Flip Flop in a 22 nm FD-SOI Process by Heavy-Ion Irradiation
    Sugitani, Shotaro
    Nakajima, Ryuichi
    Ito, Takafumi
    Furuta, Jun
    Kobayashi, Kazutoshi
    Louvat, Mathieu
    Jacquet, Francois
    Eloy, Jean-Christophe
    Montfort, Olivier
    Jure, Lionel
    Huard, Vincent
    2023 IEEE 29TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN, IOLTS, 2023,
  • [10] FD-SOI enabled mmWave telecommunication applications and system architectures
    Bandyopadhyay, Anirban
    ESSCIRC 2018 - IEEE 44TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2018, : 261 - 261