Design And Implementation Of Area- Delay-Power Efficient CSLA Based 32-Bit Array Multiplier

被引:0
|
作者
Afreen, N. Fahmina [1 ]
Basha, M. Mahaboob [2 ]
Das, S. Mohan [2 ]
机构
[1] SVREC, Nandyal, AP, India
[2] SVREC, Dept ECE, Nandyal, AP, India
关键词
CSLA; optimized CSLA; Area efficient; Array Multiplier; Low Power; CARRY-SELECT ADDER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Addition and Multiplication are two important mathematical operations that can be performed in every digital circuit. The performance of multiplier depends on adder, hence there is a need to use an efficient adder for multiplication. Definitely an efficient Adder can be utilized to enhance the performance of DSP system. This paper presents lower area, energy efficient 32-bit Array Multiplier based on optimized Carry Select Adder. The proposed Multiplier gives high performance by saving 41% power, less delay by 27% with less area by reducing the slices up to 11.83% and LUTs by 7.6% when compared to conventional CSLA based Array Multiplier.
引用
收藏
页码:1578 / 1582
页数:5
相关论文
共 44 条
  • [41] Design and Implementation of an Area and Power Efficient Switched-Capacitor Based Embedded DC-DC Converter
    Maity, Biswajit
    Gangula, Soumya
    Mandal, Pradip
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (02) : 207 - 222
  • [42] Design of a Novel Inexact 4:2 Compressor and Its Placement in the Partial Product Array for Area, Delay, and Power-Efficient Approximate Multipliers
    Beura, Srikant Kumar
    Devi, Bishnulatpam Pushpa
    Saha, Prabir Kumar
    Meher, Pramod Kumar
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (06) : 3748 - 3774
  • [43] Design and implementation of power and area efficient architectures of circular symmetry 2-D FIR filters using CSOA-based CSD
    Reddy, V. Srilatha
    Juliet, A. Vimala
    Thuraka, Esther Rani
    Odugu, Venkata Krishna
    [J]. MULTIDIMENSIONAL SYSTEMS AND SIGNAL PROCESSING, 2024, 35 (01) : 37 - 63
  • [44] Low-power and area efficient binary coded decimal adder design using a look up table-based field programmable gate array
    Sworna, Zarrin Tasnim
    UlHaque, Mubin
    Tara, Nazma
    Babu, Hafiz Md. Hasan
    Biswas, Ashis Kumar
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (03) : 163 - 172