Hardware architecture design of an H.264/AVC video codec

被引:0
|
作者
Chen, Tung-Chien [1 ]
Lian, Chung-, Jr. [1 ]
Chen, Liang-Gee [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Grad Inst Elect Engn, DSP IC Design Lab, Taipei 10764, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
H.264/AVC is the latest video coding standard. It significantly outperforms the previous video coding standards, but the extraordinary huge computation complexity and memory access requirement make the hardwired codec solution a tough job. This paper describes the design methodology for H.264/AVC video codec. The system architecture and scheduling will be addressed. The design consideration and optimization for its significant modules including bandwidth optimized motion compensation engine, reconfigurable intra predictor generator, low bandwidth parallel integer motion estimation will be mentioned. Due to the complex, sequential, and highly data-depended characteristics of all essential algorithms in H.264/AVC, not only the pipeline structure but also efficient memory hierarchy is required. The design case with a hybrid task pipelining scheme, a balanced schedule with block-level, NIB-level, and frame-level pipelining, will be presented. By combining with many bandwidth reduction techniques and data reused schemes, very efficient architecture and implementation for plate-form based system is proved by the prototype chips.
引用
收藏
页码:750 / 757
页数:8
相关论文
共 50 条
  • [31] Algorithm and hardware architecture design for weighted prediction in H.264/MPEG-4 AVC
    Tang, Chi-Sun
    Tsai, Chen-Han
    Chien, Shao-Yi
    Chen, Liang-Gee
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5015 - +
  • [32] TRANSCODING FROM H.264/AVC TO A WAVELET-BASED SCALABLE VIDEO CODEC
    Peixoto, Eduardo
    Zgaljic, Toni
    Izquierdo, Ebroul
    [J]. 2010 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, 2010, : 2845 - 2848
  • [33] AN INTERACTIVE VIDEO STREAMING ARCHITECTURE FOR H.264/AVC COMPLIANT PLAYERS
    Boemcke, Etienne
    De Vleeschouwer, Christophe
    [J]. ICME: 2009 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-3, 2009, : 1554 - 1555
  • [34] System architecture design methodology for H.264/AVC encoder
    Chang, Samuel C.
    Cheng, Chih-Chi
    Chen, Liang-Gee
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, VOLS 1 AND 2, 2007, : 304 - +
  • [35] Architecture Design for the Context Formatter in the H.264/AVC Encoder
    Pastuszak, Grzegorz
    [J]. PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 71 - 72
  • [36] Architecture design for deblocking filter in H.264/JVT/AVC
    Huang, YW
    Chen, TW
    Hsieh, BY
    Wang, TC
    Chang, TH
    Chen, LG
    [J]. 2003 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I, PROCEEDINGS, 2003, : 693 - 696
  • [37] Algorithmic/architectural design for H.264/MPEG-4 AVC low-power video codec
    Melani, M
    Fanucci, L
    Saponara, S
    [J]. 2005 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2005, : 183 - 186
  • [38] Hardware Implementation for a New Design of the VBSME Used in H.264/AVC
    Yahi, Amira
    Toumi, Salah
    Messaoudi, Kamel
    Bourennane, El Bey
    [J]. 2014 INTERNATIONAL CONFERENCE ON CONTROL, DECISION AND INFORMATION TECHNOLOGIES (CODIT), 2014, : 658 - 662
  • [39] An Effective Approach for Hardware Design of Intra Prediction in H.264/AVC
    Zheng, Jianwei
    Xu, Chunhang
    Guo, Jiefeng
    [J]. 2012 INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2012,
  • [40] Hardware design of motion data decoding process for H.264/AVC
    Yoo, Kiwon
    Sohn, Kwanghoon
    [J]. SIGNAL PROCESSING-IMAGE COMMUNICATION, 2010, 25 (03) : 208 - 223