Fault-tolerant 3D Mesh for Network-an-Chip

被引:0
|
作者
Papry, Khaleda Akhter [1 ]
Al Islam, A. B. M. Alim [1 ]
机构
[1] Bangladesh Univ Engn & Technol, Dept CSE, Dhaka, Bangladesh
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One of the crucial aspects in designing Network-onChip (NoC) is to ensure reliability, which is little explored for 3D NoCs in the literature till now. Therefore, in this paper, we investigate a novel fault-tolerant design for 3D NoCs that can go beyond existing fault-tolerant designs that are mostly applicable for 2D NoCs. In our design, we propose to divide a 3D NoC into 2 x 2 x 2 sub-networks or blocks. Then, we place four spare routers at the centers of four different planes. Here, we propose sparing of routers considering the fact that routers incur much lower cost compared to that of main processing elements such as processor. Later, we formulate separate mathematical models pertinent to our proposed design along with two benchmark designs. Subsequently, based on the models, we simulate performances of our proposed design along with the benchmark ones in terms of reliability and mean time to failure (MTTF). Simulation results demonstrate that our proposed design can enhance fault tolerance of 3D NoCs by significant margins compared to that of existing benchmark designs.
引用
收藏
页数:2
相关论文
共 50 条
  • [1] Design Methodology of Fault-Tolerant Custom 3D Network-on-Chip
    Li, Katherine Shu-Min
    Wang, Sying-Jyan
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2017, 22 (04)
  • [2] Fault-Tolerant 3D Clock Network
    Lung, Chiao-Ling
    Su, Yu-Shih
    Huang, Shih-Hsiu
    Shi, Yiyu
    Chang, Shih-Chieh
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 645 - 651
  • [3] An Enhanced Fault-Tolerant Routing Algorithm for Mesh Network-on-Chip
    Rezazadeh, Arshin
    Fathy, Mahmood
    Rahnavard, Gholamali
    2009 INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS, PROCEEDINGS, 2009, : 505 - +
  • [4] A Novel Fully Adaptive Fault-tolerant Routing Algorithm for 3D Network-on-Chip
    Jiang, Xin
    Watanabe, Takahiro
    2013 IEEE INTERNATIONAL CONFERENCE OF IEEE REGION 10 (TENCON), 2013,
  • [5] A reconfigurable routing algorithm for a fault-tolerant 2D-Mesh Network-on-Chip
    Zhang, Zhen
    Greiner, Alain
    Taktak, Sami
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 441 - +
  • [6] Fault-Tolerant Routing Mechanism in 3D Optical Network-on-Chip Based on Node Reuse
    Guo, Pengxing
    Hou, Weigang
    Guo, Lei
    Sun, Wei
    Liu, Chuang
    Bao, Hainan
    Duong, Luan H. K.
    Liu, Weichen
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2020, 31 (03) : 547 - 564
  • [7] Fault-tolerant 2-d mesh Network-on-Chip for multi-processor Systems-on-Chip
    Kariniemi, Heikki
    Nurmi, Jari
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 186 - +
  • [8] A fault-tolerant and deadlock-free routing algorithm in 2D-mesh for network on chip
    Wu, N. (wunee@nuaa.edu.cn), 1600, Shanghai Jiaotong University (47):
  • [9] Restricted Turn Model Fault Tolerant Routing Techniques for 3D Mesh Network-on-Chip: An Evaluation
    Saini, Ravindra Kumar
    Ahmed, Mushtaq
    INFORMATION AND COMMUNICATION TECHNOLOGY (ICICT 2016), 2018, 625 : 113 - 122
  • [10] Graceful deadlock-free fault-tolerant routing algorithm for 3D Network-on-Chip architectures
    Ben Ahmed, Akram
    Ben Abdallah, Abderazek
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2014, 74 (04) : 2229 - 2240