Fault-tolerant 3D Mesh for Network-an-Chip

被引:0
|
作者
Papry, Khaleda Akhter [1 ]
Al Islam, A. B. M. Alim [1 ]
机构
[1] Bangladesh Univ Engn & Technol, Dept CSE, Dhaka, Bangladesh
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One of the crucial aspects in designing Network-onChip (NoC) is to ensure reliability, which is little explored for 3D NoCs in the literature till now. Therefore, in this paper, we investigate a novel fault-tolerant design for 3D NoCs that can go beyond existing fault-tolerant designs that are mostly applicable for 2D NoCs. In our design, we propose to divide a 3D NoC into 2 x 2 x 2 sub-networks or blocks. Then, we place four spare routers at the centers of four different planes. Here, we propose sparing of routers considering the fact that routers incur much lower cost compared to that of main processing elements such as processor. Later, we formulate separate mathematical models pertinent to our proposed design along with two benchmark designs. Subsequently, based on the models, we simulate performances of our proposed design along with the benchmark ones in terms of reliability and mean time to failure (MTTF). Simulation results demonstrate that our proposed design can enhance fault tolerance of 3D NoCs by significant margins compared to that of existing benchmark designs.
引用
收藏
页数:2
相关论文
共 50 条
  • [31] RLARA: A TSV-Aware Reinforcement Learning Assisted Fault-Tolerant Routing Algorithm for 3D Network-on-Chip
    Jiao, Jiajia
    Shen, Ruirui
    Chen, Lujian
    Liu, Jin
    Han, Dezhi
    Witczak, Marcin
    ELECTRONICS, 2023, 12 (23)
  • [32] Modeling and Performance Analysis of a Fault-Tolerant 3D Photonic Network-on-Chip Based on Hybrid Photonics-Plasmonics
    Liang, Zhixun
    Xu, Chuanpei
    Bi, Lvqing
    Shi, Yunying
    Yi, Yunfei
    Cong, Hu
    COMPUTATIONAL INTELLIGENCE AND NEUROSCIENCE, 2022, 2022
  • [33] Fault-Tolerant 3-D Network-on-Chip Design using Dynamic Link Sharing
    Rezaei, Seyyed Hossein Seyyedaghaei
    Modarressi, Mehdi
    Aminabadi, Reza Yazdani
    Daneshtalab, Masoud
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1195 - 1200
  • [34] A Novel Fault-Tolerant Routing Technique for Mesh-of-Tree based Network-on-Chip Design
    Upadhyay, Mohit
    Shah, Monil
    Bhanu, P. Veda
    Soumya, J.
    Cenkarmaddi, Linga Reddy
    Idsoe, Henning
    PROCEEDINGS OF TENCON 2018 - 2018 IEEE REGION 10 CONFERENCE, 2018, : 2378 - 2383
  • [35] Fault Tolerant Mesh based Network-on-Chip Architecture
    Chatterjee, Navonil
    Chattopadhyay, Santanu
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 417 - 420
  • [36] Acyclic LBDRe: fault-tolerant routing algorithm for network on chip
    Zinzuwadiya, Amit
    Verma, Renu
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2013, 5 (1-2) : 19 - 26
  • [37] Designing fault-tolerant network-on-chip router architecture
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Pedram, H.
    Zarandi, H. R.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2010, 97 (10) : 1181 - 1192
  • [38] Fault-Tolerant Application-Specific Network-on-Chip
    Koupaei, Fathollah Karimi
    Khademzadeh, Ahmad
    Janidarmian, Majid
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2011, VOL II, 2011, : 734 - 738
  • [39] Fault-Tolerant Application Specific Network-on-Chip Design
    Shah, Parth
    Kanniganti, Abhishek
    Soumya, J.
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [40] Fault-Tolerant Assessment and Enhancement in the Reconfigurable Network-on-Chip
    Salamat, Ronak
    Zarandi, Hamid Reza
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 109 - 114