A 2.4-GHz 16-Phase Sub-Sampling Fractional-N PLL With Robust Soft Loop Switching

被引:42
|
作者
Liao, Dongyi [1 ]
Dai, Fa Foster [1 ]
Nauta, Bram [2 ]
Klumperink, Eric A. M. [2 ]
机构
[1] Auburn Univ, Dept Elect & Comp Engn, Auburn, AL 36849 USA
[2] Univ Twente, Dept Elect Engn, NL-7500 AE Enschede, Netherlands
关键词
Fractional-N; jitter; multi-phase voltage-controlled oscillator (VCO); phase detector; phase-locked loop (PLL); stability; sub-sampling; PHASE NOISE;
D O I
10.1109/JSSC.2018.2791486
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 16-modulo fractional-N sub-sampling phaselocked loop (SSPLL) with a quadrature voltage-controlled oscillator (VCO) interpolating 16 output phases is presented in this paper. Automatic soft switching between the sub-sampling phase control loop and the frequency control loop is proposed to improve loop robustness against perturbations and interferences, achieving more stable loop dynamics for a larger range of phase errors compared with prior art SSPLL designs. A capacitive phase interpolation network is implemented for 16-phase clock generation starting from quadrature phases. The 16 phases are further utilized to achieve fractional-N operation with a subsampling phase detector. This passive phase interpolation at the VCO frequency introduces no extra noise or power and avoids in-band phase noise degradation for fractional-N mode. Implemented in a 130-nm CMOS technology, the SSPLL chip achieves a measured in-band phase noise of -120 dBc/Hz and a measured integrated jitter of 158 fs at 2.4 GHz, while consuming 21 mW with 16 output phases. The measured reference spur and fractional spur levels are -72 and -52 dBc, respectively.
引用
收藏
页码:715 / 727
页数:13
相关论文
共 50 条
  • [21] A 2.4-GHz ΔΣ Fractional-N Synthesizer with Space-Time Averaging for Noise Reduction
    Zhang, Yanlong
    Sanyal, Arindam
    Quan, Xing
    Wen, Kailin
    Tang, Xiyuan
    Jin, Gang
    Geng, Li
    Sun, Nan
    2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,
  • [22] A 2.4-GHz Sub-Sampling PLL With an Adaptive and No Power Contribution FLL Achieving 103.58 fs rms Jitter and-257.8 dB FOM
    Ji, Shujiang
    Wang, Yizhuo
    Zhao, Yuxiao
    Gao, Haoyuan
    Mao, Yiyun
    Lin, Xinyi
    Lai, Sijia
    Min, Hao
    Yan, Na
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2022, 32 (05) : 403 - 405
  • [23] A 2.4-GHz Fractional-N Frequency Synthesizer with Noise Filtering Technique for Wireless Application
    Huang, Jhin-Fang
    Lai, Wen-Cheng
    Fu, Chu-Hao
    2015 International Symposium on Next-Generation Electronics (ISNE), 2015,
  • [24] A Low-Noise Inductor-less Fractional-N Sub-Sampling PLL with Multi-Ring Oscillator
    Liao, Dongyi
    Wang, Ruixin
    Dai, Fa Foster
    2017 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2017, : 108 - 111
  • [25] A 93.4-to-104.8 GHz 57 mW Fractional-N Cascaded Sub-Sampling PLL with True In-Phase Injection-Coupled QVCO in 65 nm CMOS
    Yi, Xiang
    Liang, Zhipeng
    Feng, Guangyin
    Boon, Chirn Chye
    Meng, Fanyi
    2016 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2016, : 122 - 125
  • [26] A wide-bandwidth 2.4 GHz ISM band fractional-N PLL with adaptive phase noise cancellation
    Swaminathan, Ashok
    Wang, Kevin J.
    Galton, Ian
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (12) : 2639 - 2650
  • [27] Design of a 1-V 3-mW 2.4-GHz Fractional-N PLL Synthesizer in 65nm CMOS
    Lee, Yongho
    Kim, Seungsoo
    Shin, Hyunchol
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 230 - 231
  • [28] A 265-μW Fractional-N Digital PLL With Seamless Automatic Switching Sub-Sampling/Sampling Feedback Path and Duty-Cycled Frequency-Locked Loop in 65-nm CMOS
    Liu, Hanli
    Sun, Zheng
    Huang, Hongye
    Deng, Wei
    Siriburanon, Teerachot
    Pang, Jian
    Wang, Yun
    Wu, Rui
    Someya, Teruki
    Shirane, Atsushi
    Okada, Kenichi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (12) : 3478 - 3492
  • [29] A 2.4 GHz Fractional-N Frequency Synthesizer With High-OSR ΔΣ Modulator and Nested PLL
    Park, Pyoungwon
    Park, Dongmin
    Cho, SeongHwan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (10) : 2433 - 2443
  • [30] A 32kHz-Reference 2.4GHz Fractional-N Oversampling PLL with 200kHz Loop Bandwidth
    Qiu, Junjun
    Sun, Zheng
    Liu, Bangan
    Wang, Wenqian
    Xu, Dingxin
    Herdian, Hans
    Huang, Hongye
    Zhang, Yuncheng
    Wang, Yun
    Shirane, Atsushi
    Okada, Kenichi
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 454 - +