A 2.4-GHz 16-Phase Sub-Sampling Fractional-N PLL With Robust Soft Loop Switching

被引:42
|
作者
Liao, Dongyi [1 ]
Dai, Fa Foster [1 ]
Nauta, Bram [2 ]
Klumperink, Eric A. M. [2 ]
机构
[1] Auburn Univ, Dept Elect & Comp Engn, Auburn, AL 36849 USA
[2] Univ Twente, Dept Elect Engn, NL-7500 AE Enschede, Netherlands
关键词
Fractional-N; jitter; multi-phase voltage-controlled oscillator (VCO); phase detector; phase-locked loop (PLL); stability; sub-sampling; PHASE NOISE;
D O I
10.1109/JSSC.2018.2791486
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 16-modulo fractional-N sub-sampling phaselocked loop (SSPLL) with a quadrature voltage-controlled oscillator (VCO) interpolating 16 output phases is presented in this paper. Automatic soft switching between the sub-sampling phase control loop and the frequency control loop is proposed to improve loop robustness against perturbations and interferences, achieving more stable loop dynamics for a larger range of phase errors compared with prior art SSPLL designs. A capacitive phase interpolation network is implemented for 16-phase clock generation starting from quadrature phases. The 16 phases are further utilized to achieve fractional-N operation with a subsampling phase detector. This passive phase interpolation at the VCO frequency introduces no extra noise or power and avoids in-band phase noise degradation for fractional-N mode. Implemented in a 130-nm CMOS technology, the SSPLL chip achieves a measured in-band phase noise of -120 dBc/Hz and a measured integrated jitter of 158 fs at 2.4 GHz, while consuming 21 mW with 16 output phases. The measured reference spur and fractional spur levels are -72 and -52 dBc, respectively.
引用
收藏
页码:715 / 727
页数:13
相关论文
共 50 条
  • [31] A wideband 2.4-GHz delta-sigma fractional-N PLL wit 1-Mb/s in-loop modulation (vol 39, pg 49, 2004)
    Pamarti, S
    Jansson, L
    Galton, I
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (02) : 559 - 559
  • [32] A 2.4GHz fractional-N PLL with a low-power true single-phase clock prescaler
    Ji, Xincun
    Xia, Xiaojuan
    Wang, Zixuan
    Jin, Leisheng
    IEICE ELECTRONICS EXPRESS, 2017, 14 (08):
  • [33] A 2.8-4.3GHz Wideband Fractional-N Sub-sampling Synthesizer with-112.5dBc/Hz In-Band Phase Noise
    Bajestan, Masoud Moslehi
    Attah, Hubert
    Entesari, Kamran
    2016 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2016, : 126 - 129
  • [34] Phase Controlled 2.6-3.5 GHz Fractional-N PLL IC
    van Wanum, Maurice
    de Boer, Lex
    van Vliet, Frank E.
    2018 48TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2018, : 993 - 996
  • [35] Spurious Tone Suppression Techniques Applied to a Wide-Bandwidth 2.4 GHz Fractional-N PLL
    Wang, Kevin J.
    Swaminathan, Ashok
    Galton, Ian
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) : 2787 - 2797
  • [36] A 2.4-GHz 500-μW 370-fsrms Integrated Jitter Sub-Sampling Sub-Harmonically Injection-Locked PLL in 90-nm CMOS
    Lin, Chun-Yu
    Hung, Yu-Ting
    Lin, Tsung-Hsien
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 91 - 94
  • [37] A 60-GHz Digital Sub-Sampling Integer-N Phase-Locked Loop
    Rong, Chao
    Mondal, Susnata
    Carley, L. Richard
    Paramesh, Jeyanandh
    PROCEEDINGS OF THE 2020 IEEE TEXAS SYMPOSIUM ON WIRELESS AND MICROWAVE CIRCUITS AND SYSTEMS (WMCS), 2020,
  • [38] A 30-GHz Digital Sub-Sampling Fractional-N PLL With-238.6-dB Jitter-Power Figure of Merit in 65-nm LP CMOS
    Bertulessi, Luca
    Karman, Saleh
    Cherniak, Dmytro
    Garghetti, Alessandro
    Samori, Carlo
    Lacaita, Andrea L.
    Levantino, Salvatore
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (12) : 3493 - 3502
  • [39] A 2.4-GHz spur-cancelled fractional-N frequency synthesizer with PFD/DAC structure for WSN application
    Cheng, Shiwei
    Zhang, Ke
    Lu, Wenqing
    Liu, Yang
    Cao, Shengguo
    Zhou, Xiaofang
    Zhou, Dian
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 696 - 699
  • [40] A 2.4-GHz ISM Band Delta-Sigma Fractional-N Frequency Synthesizer with Automatic Calibration Technique
    Cheng, Shiwei
    Zhang, Ke
    Cao, Shengguo
    Zhou, Xiaofang
    Zhou, Dian
    COMPUTING AND COMPUTATIONAL TECHNIQUES IN SCIENCES, 2008, : 247 - +