A 2.4-GHz 16-Phase Sub-Sampling Fractional-N PLL With Robust Soft Loop Switching

被引:42
|
作者
Liao, Dongyi [1 ]
Dai, Fa Foster [1 ]
Nauta, Bram [2 ]
Klumperink, Eric A. M. [2 ]
机构
[1] Auburn Univ, Dept Elect & Comp Engn, Auburn, AL 36849 USA
[2] Univ Twente, Dept Elect Engn, NL-7500 AE Enschede, Netherlands
关键词
Fractional-N; jitter; multi-phase voltage-controlled oscillator (VCO); phase detector; phase-locked loop (PLL); stability; sub-sampling; PHASE NOISE;
D O I
10.1109/JSSC.2018.2791486
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 16-modulo fractional-N sub-sampling phaselocked loop (SSPLL) with a quadrature voltage-controlled oscillator (VCO) interpolating 16 output phases is presented in this paper. Automatic soft switching between the sub-sampling phase control loop and the frequency control loop is proposed to improve loop robustness against perturbations and interferences, achieving more stable loop dynamics for a larger range of phase errors compared with prior art SSPLL designs. A capacitive phase interpolation network is implemented for 16-phase clock generation starting from quadrature phases. The 16 phases are further utilized to achieve fractional-N operation with a subsampling phase detector. This passive phase interpolation at the VCO frequency introduces no extra noise or power and avoids in-band phase noise degradation for fractional-N mode. Implemented in a 130-nm CMOS technology, the SSPLL chip achieves a measured in-band phase noise of -120 dBc/Hz and a measured integrated jitter of 158 fs at 2.4 GHz, while consuming 21 mW with 16 output phases. The measured reference spur and fractional spur levels are -72 and -52 dBc, respectively.
引用
收藏
页码:715 / 727
页数:13
相关论文
共 50 条
  • [1] Multi-Phase Sub-Sampling Fractional-N PLL with Soft Loop Switching for Fast Robust Locking
    Liao, Dongyi
    Dai, Fa Foster
    Nauta, Bram
    Klumperink, Eric
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,
  • [2] A 2.4-GHz monolithic fractional-N frequency synthesizer with robust phase-switching prescaler and loop capacitance multiplier
    Shu, KL
    Sánchez-Sinencio, E
    Silva-Martínez, J
    Embabi, SHK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (06) : 866 - 874
  • [3] Fabricate a 2.4-GHz Fractional-N Synthesizer
    Attaran, A.
    Moghavvemi, M.
    Ameri, H.
    MICROWAVES & RF, 2013, 52 (06) : 70 - +
  • [4] A 2.4-GHz fractional-N PLL with a PFD/CP linearization and an improved CP circuit
    Ti, Ching-Lung
    Liu, Yao-Hong
    Lin, Tsung-Hsien
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1728 - +
  • [5] Fractional-N Sub-Sampling PLL Using a Calibrated Delay Line for Phase Noise Cancellation
    Renukaswamy, Pratap Tumkur
    Markulic, Nereo
    Wambacq, Piet
    Craninckx, Jan
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [6] A 2.6-3.4 GHz Fractional-N Sub-Sampling Phase-Locked Loop Using a Calibration-Free Phase-Switching-Sub-Sampling Technique
    Liang, Zhipeng
    Yi, Xiang
    Yang, Kaituo
    Boon, Chirn Chye
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2018, 28 (02) : 147 - 149
  • [7] A 32-kHz-Reference 2.4-GHz Fractional-N Oversampling PLL With 200-kHz Loop Bandwidth
    Qiu, Junjun
    Sun, Zheng
    Liu, Bangan
    Wang, Wenqian
    Xu, Dingxin
    Herdian, Hans
    Huang, Hongye
    Zhang, Yuncheng
    Wang, Yun
    Pang, Jian
    Liu, Hanli
    Miyahara, Masaya
    Shirane, Atsushi
    Okada, Kenichi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (12) : 3741 - 3755
  • [8] A 2.4-GHz Reference Doubled Fractional-N PLL with Dual Phase Detector in 0.13-μm CMOS
    Lee, Woojae
    Cho, SeongHwan
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1328 - 1331
  • [9] A wideband 2.4-GHz delta-sigma fractional-N PLL with 1-MB/s in-loop modulation
    Pamarti, S
    Jansson, L
    Galton, I
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) : 49 - 62
  • [10] A Fractional-N Sub-Sampling PLL using a Pipelined Phase-Interpolator With an FoM of-250 dB
    Narayanan, Aravind Tharayil
    Katsuragi, Makihiko
    Kimura, Kento
    Kondo, Satoshi
    Tokgoz, Korkut Kaan
    Nakata, Kengo
    Deng, Wei
    Okada, Kenichi
    Matsuzawa, Akira
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (07) : 1630 - 1640