A wideband 2.4-GHz delta-sigma fractional-N PLL with 1-MB/s in-loop modulation

被引:169
|
作者
Pamarti, S [1 ]
Jansson, L
Galton, I
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92092 USA
[2] Silicon Wave Inc, San Diego, CA 92122 USA
基金
美国国家科学基金会;
关键词
Bluetooth; delta-sigma; fractional-N; frequency synthesizer; in-loop modulation; phase-locked loop (PLL);
D O I
10.1109/JSSC.2003.820858
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A phase noise cancellation technique and a charge pump linearization technique, both of which are insensitive to component errors, are presented and demonstrated as enabling components in a wideband CMOS delta-sigma fractional-N phase-locked loop (PLL). The PLL has a loop bandwidth of 460 kHz and is capable of 1-Mb/s in-loop FSK modulation at center frequencies of 2402 + k MHz for k = 0, 1, 2,..., 78. For each frequency, measured results indicate that the peak spot phase noise reduction achieved by the phase noise cancellation technique is 16 dB or better, and the minimum suppression of fractional spurious tones achieved by the charge pump linearization technique is 8 dB or better. With both techniques enabled, the PLL achieves a worst-case phase noise of - 121 dBc/Hz at 3-MHz offsets, and a worst-case in-band noise floor of -96 dBc/Hz. The PLL circuitry consumes 34.4 mA from 1.8-2.2-V supplies. The IC is realized in a 0.18-mum mixed-signal CMOS process, and has a die size of 2.72 mm x 2.47 mm.
引用
收藏
页码:49 / 62
页数:14
相关论文
共 36 条
  • [1] A wideband 2.4-GHz delta-sigma fractional-N PLL wit 1-Mb/s in-loop modulation (vol 39, pg 49, 2004)
    Pamarti, S
    Jansson, L
    Galton, I
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (02) : 559 - 559
  • [2] A 2.4-GHz ISM Band Delta-Sigma Fractional-N Frequency Synthesizer with Automatic Calibration Technique
    Cheng, Shiwei
    Zhang, Ke
    Cao, Shengguo
    Zhou, Xiaofang
    Zhou, Dian
    COMPUTING AND COMPUTATIONAL TECHNIQUES IN SCIENCES, 2008, : 247 - +
  • [3] A 2.4-GHz fractional-N PLL with a PFD/CP linearization and an improved CP circuit
    Ti, Ching-Lung
    Liu, Yao-Hong
    Lin, Tsung-Hsien
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1728 - +
  • [4] Self-Dithered Digital Delta-Sigma Modulators for Fractional-N PLL
    Xu, Zule
    Lee, Jun Gyu
    Masui, Shoichi
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (06) : 1065 - 1068
  • [5] Rigorous analysis of delta-sigma modulators for fractional-N PLL frequency synthesis
    Kozak, M
    Kale, I
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (06): : 1148 - 1162
  • [6] A 32-kHz-Reference 2.4-GHz Fractional-N Oversampling PLL With 200-kHz Loop Bandwidth
    Qiu, Junjun
    Sun, Zheng
    Liu, Bangan
    Wang, Wenqian
    Xu, Dingxin
    Herdian, Hans
    Huang, Hongye
    Zhang, Yuncheng
    Wang, Yun
    Pang, Jian
    Liu, Hanli
    Miyahara, Masaya
    Shirane, Atsushi
    Okada, Kenichi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (12) : 3741 - 3755
  • [7] A 2.4-GHz 16-Phase Sub-Sampling Fractional-N PLL With Robust Soft Loop Switching
    Liao, Dongyi
    Dai, Fa Foster
    Nauta, Bram
    Klumperink, Eric A. M.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (03) : 715 - 727
  • [8] Variable modulus delta-sigma modulation in fractional-N frequency synthesis
    Borkowski, M. J.
    Kostamovaara, J.
    ELECTRONICS LETTERS, 2007, 43 (25) : 1399 - 1400
  • [9] A Delta-Sigma Fractional-N frequency divider for A Phase Lock Loop in 60GHz Transceiver
    Wang, Yisheng
    Ma, Kaixue
    Mahalingam, Nagarajan
    Yeo, Kiat Seng
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [10] A 1.6-GHz delta-sigma modulated fractional-N frequency synthesizer
    Yang, CY
    Jiang, KZ
    Chen, JW
    2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papers, 2005, : 157 - 160