Low power process, voltage, and temperature (PVT) variations aware improved tunnel FET on 6T SRAM cells

被引:2
|
作者
Reddy, K. Niranjan [1 ,2 ]
Jayasree, P. V. Y. [3 ]
机构
[1] CMR Inst Technol, Hyderabad, India
[2] Gandhi Inst Technol & Management Univ, Visakhapatnam, Andhra Pradesh, India
[3] GITAM Univ, Dept Elect & Commun Engn, Visakhapatnam, Andhra Pradesh, India
关键词
TFET; PVT aware design; Physics model; INDEP technique; 6T SRAM; HSPICE tool; ANALYTICAL-MODEL; ARCHITECTURE; GATE; TFET; PERFORMANCE; DESIGN;
D O I
10.1016/j.suscom.2019.01.005
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the past ten years tunnel field effect transistors (TFET) are widely used for its low power performance. To avoid the Boltzmann-limited sub-threshold swing TFET uses the inter-band tunneling as the conduction mechanism. The TFET structure is same as the MOSFET and the switching mechanism differ from it. But, the device parameters process, voltage, and temperature (PVT) variation affects the low power behavior. In this paper we propose a TFET technology to overcome the PVT variations. A new physics model for TFET is first proposed to improve the design parameters to sub-threshold swing, trans conductance, output conductance, gate threshold voltage, and drain threshold voltage of the proposed device. To improve the PVT awareness based on Boolean logic analysis for the input signals of the extra inserted transistors between the pull-up and pull-down network a PVT independent (INDEP) technique is introduced. INDEP approach not only reduces the leakage current but also mitigates the variability issues with minimum susceptible delay paths. The 6 T SRAM cell is implemented by combining the INDEP model and the proposed physics model. By using HSPICE tool the PVT variations are examined with different TFET technologies. The simulation result shows that the proposed design performs efficient than existing design in terms of power delay product (PDP). (C) 2019 Elsevier Inc. All rights reserved.
引用
收藏
页码:143 / 153
页数:11
相关论文
共 50 条
  • [41] Low-Power and Robust 6T SRAM cell using Symmetric Dual-k Spacer FinFETs
    Pal, Pankaj Kumar
    Kaushik, B. K.
    Dasgupta, S.
    [J]. 2014 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS PROCEEDINGS - MIEL 2014, 2014, : 103 - 106
  • [42] A low power, high speed FinFET based 6T SRAM cell with enhanced write ability and read stability
    Premavathi, Rahaprian Mudiarasan
    Tong, Qiang
    Choi, Ken
    Lee, Yunsik
    [J]. 2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 311 - 312
  • [43] Ultra-low power 90nm 6T SRAM cell for wireless sensor network applications
    Ho, D.
    Iniewski, K.
    Kasnavi, S.
    Ivanov, A.
    Natarajan, S.
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4131 - +
  • [44] Stability and Yield-Oriented Ultra-Low-Power Embedded 6T SRAM Cell Design Optimization
    Makosiej, Adam
    Thomas, Olivier
    Vladimirescu, Andrei
    Amara, Amara
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 93 - 98
  • [45] A Temperature Compensated Read Assist for Low Vmin and High Performance High Density 6T SRAM in FinFET Technology
    Kumar, Vinay
    Shrivastava, Ravindra Kumar
    Padaliya, Madhav Mansukh
    [J]. 2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 447 - 448
  • [46] Effects of Process-Voltage-Temperature (PVT) Variations on Low-Side MOSFET circuit Conducted Emission
    Baptistat, Nicolas
    Abouda, Kamel
    Duchamp, Genevieve
    Dubois, Tristan
    [J]. 2019 12TH INTERNATIONAL WORKSHOP ON THE ELECTROMAGNETIC COMPATIBILITY OF INTEGRATED CIRCUITS (EMC COMPO 2019), 2019, : 213 - 215
  • [47] Stability and Performance Analysis of Low Power 6T SRAM Cell and Memristor Based SRAM Cell using 45NM CMOS Technology
    Kumar, A. S. V. S. V. Prabhu Deva
    Suman, B. Shaiwal
    Sarkar, C. Arup
    Kushwaha, D. Vivekanand
    [J]. 2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 2218 - 2222
  • [48] VIRTUAL FAB SEMICONDUCTOR PROCESS MODELING AUGMENTED VERTICAL GATE ALL AROUND COMPLEMENTARY FET BASED 6T SRAM PATH-FINDING
    Di, Zhaohai
    Luo, Yanna
    Xu, Haoqing
    He, Hao
    Yin, Huaxiang
    Wu, Zhenhua
    [J]. CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [49] A Low-Voltage 6T Dual-Port Configured SRAM with Wordline Boost in 28 nm FD-SOI
    Nouripayam, Masoud
    Rodrigues, Joachim
    Luo, Xiao
    Johansson, Tom
    Mohammadi, Babak
    [J]. ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 459 - 462
  • [50] Highly manufacturable 100nm 6T low power SRAM with single poly-Si gate technology
    Koh, K
    Hwang, BJ
    Kwak, KH
    Son, YS
    Lee, JY
    Jang, JH
    Seo, SH
    Kim, HS
    Park, D
    Kim, KN
    [J]. 2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 64 - 67