Stress-Dependent Performance Optimization of Reconfigurable Silicon Nanowire Transistors

被引:16
|
作者
Baldauf, Tim [1 ]
Heinzig, Andre [1 ]
Trommer, Jens [2 ]
Mikolajick, Thomas [1 ,2 ]
Weber, Walter Michael [1 ,2 ]
机构
[1] Tech Univ Dresden, Ctr Adv Elect Dresden, D-01069 Dresden, Germany
[2] Nanoelect Mat Lab gGmbH, D-01187 Dresden, Germany
关键词
Silicon nanowire; reconfigurable logic; CMOS; RFET; SBFET; tunneling; Schottky junction; stress; strain; deformation potential; self-limited oxidation; simulation; TCAD;
D O I
10.1109/LED.2015.2471103
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Mechanical stress is an efficient but rather unexplored performance booster for diverse emerging research devices based on tunneling phenomena, such as tunnel field-effect transistors (TFETs), resonant TFETs, and reconfigurable FETs. In this letter, stress profiles formed by self-limited oxidation of intrinsic silicon nanowires are applied exemplarily on device simulations of reconfigurable silicon nanowire transistor based on two independently gated Schottky junctions. The deformation potential theory and the multi-valley band structure are applied for modeling of stress-dependent Schottky barriers. Strained n- and p-type transistors are analyzed with respect to transfer the characteristic and the influence of each strain direction. It has been verified that mechanical stress is an effective option to control current injection through the Schottky junctions and thus to achieve symmetric performance of reconfigurable nanowire devices.
引用
收藏
页码:991 / 993
页数:3
相关论文
共 50 条
  • [41] Influence factors of the stress-dependent nonuniform monocrystalline silicon oxidation under geometric constraint
    Xiang, Wei-Wei
    Wen, Li
    Liu, Yong
    Zhang, Qiu-Ping
    Chu, Jia-Ru
    Harbin Gongye Daxue Xuebao/Journal of Harbin Institute of Technology, 2011, 43 (SUPPL. 1): : 348 - 351
  • [42] Dimensional Effect on DIBL in Silicon Nanowire Transistors
    Hashim, Yasir
    Sidek, Othman
    ADVANCED MATERIALS ENGINEERING AND TECHNOLOGY, 2012, 626 : 190 - 194
  • [43] Characterization of Piezoresistive Coefficients in Silicon Nanowire Transistors
    Pelloux-Prayer, J.
    Casse, M.
    Barraud, S.
    Rouviere, J. -L.
    Reimbold, G.
    2014 15TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (ULIS), 2014, : 49 - 52
  • [44] Quantum simulation of noise in silicon nanowire transistors
    Park, Hong-Hyun
    Jin, Seonghoon
    Park, Young June
    Min, Hong Shick
    JOURNAL OF APPLIED PHYSICS, 2008, 104 (02)
  • [45] A computational study of ballistic silicon nanowire transistors
    Wang, J
    Polizzi, E
    Lundstrom, M
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 695 - 698
  • [46] Invetigation of Reconfigurable Silicon Nanowire Schottky Barrier Transistors-Based Logic Gate Circuits and SRAM Cell
    Wang, Juncheng
    Du, Gang
    Liu, Xiaoyan
    2015 SILICON NANOELECTRONICS WORKSHOP (SNW), 2015,
  • [47] Dissipative Transport in Multigate Silicon nanowire Transistors
    Dehdashti, Nima
    Kranti, Abhinav
    Ferain, Isabelle
    Lee, Chi-Woo
    Yan, Ran
    Razavi, Pedram
    Yu, Ran
    Colinge, Jean-Pierre
    SISPAD 2010 - 15TH INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2010, : 97 - 100
  • [48] Hierarchical simulation of transport in silicon nanowire transistors
    Marconcini, Paolo
    Fiori, Gianluca
    Macucci, Massimo
    Iannaccone, Giuseppe
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2008, 7 (03) : 415 - 418
  • [49] Aldosterone and Stress-Dependent Arterial Hypertension
    Antonov, E. V.
    Markel', A. L.
    Yakobson, G. S.
    BULLETIN OF EXPERIMENTAL BIOLOGY AND MEDICINE, 2011, 152 (02) : 188 - 191
  • [50] Process variation study for silicon nanowire transistors
    Mehrotra, Saumitra R.
    Roetiker, K. P.
    2007 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES, 2007, : 40 - 41