Stress-Dependent Performance Optimization of Reconfigurable Silicon Nanowire Transistors

被引:16
|
作者
Baldauf, Tim [1 ]
Heinzig, Andre [1 ]
Trommer, Jens [2 ]
Mikolajick, Thomas [1 ,2 ]
Weber, Walter Michael [1 ,2 ]
机构
[1] Tech Univ Dresden, Ctr Adv Elect Dresden, D-01069 Dresden, Germany
[2] Nanoelect Mat Lab gGmbH, D-01187 Dresden, Germany
关键词
Silicon nanowire; reconfigurable logic; CMOS; RFET; SBFET; tunneling; Schottky junction; stress; strain; deformation potential; self-limited oxidation; simulation; TCAD;
D O I
10.1109/LED.2015.2471103
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Mechanical stress is an efficient but rather unexplored performance booster for diverse emerging research devices based on tunneling phenomena, such as tunnel field-effect transistors (TFETs), resonant TFETs, and reconfigurable FETs. In this letter, stress profiles formed by self-limited oxidation of intrinsic silicon nanowires are applied exemplarily on device simulations of reconfigurable silicon nanowire transistor based on two independently gated Schottky junctions. The deformation potential theory and the multi-valley band structure are applied for modeling of stress-dependent Schottky barriers. Strained n- and p-type transistors are analyzed with respect to transfer the characteristic and the influence of each strain direction. It has been verified that mechanical stress is an effective option to control current injection through the Schottky junctions and thus to achieve symmetric performance of reconfigurable nanowire devices.
引用
收藏
页码:991 / 993
页数:3
相关论文
共 50 条
  • [21] Silicon Nanowire Transistors for Electron Biosensors
    Naumova, O. V.
    Fomin, B. I.
    Safronov, L. N.
    Nasimov, D. A.
    Ilnitskii, M. A.
    Dudchenko, N. V.
    Devyatova, S. F.
    Zhanaev, E. D.
    Popov, V. P.
    Latyshev, A. V.
    Aseev, A. L.
    OPTOELECTRONICS INSTRUMENTATION AND DATA PROCESSING, 2009, 45 (04) : 287 - 291
  • [22] THE STRESS-DEPENDENT RANDOM WALK
    Gremm, Martin
    INTERNATIONAL JOURNAL OF THEORETICAL AND APPLIED FINANCE, 2015, 18 (08)
  • [23] Elementary Aspects for Circuit Implementation of Reconfigurable Nanowire Transistors
    Trommer, Jens
    Heinzig, Andre
    Slesazeck, Stefan
    Mikolajick, Thomas
    Weber, Walter Michael
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (01) : 141 - 143
  • [24] STRESS-DEPENDENT DIFFUSION EQUATION
    WANG, TT
    JOURNAL OF POLYMER SCIENCE PART B-POLYMER PHYSICS, 1973, 11 (03) : 601 - 602
  • [25] Electronic Properties and Orientation-Dependent Performance of InAs Nanowire Transistors
    Alam, Khairul
    Sajjad, Redwan N.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (11) : 2880 - 2885
  • [26] Channel-bias-controlled reconfigurable silicon nanowire transistors via an asymmetric electrode contact strategy
    Qian, Wentao
    Wang, Junzhuan
    Xu, Jun
    Yu, Linwei
    CHIP, 2024, 3 (03):
  • [27] Vertically Stacked Three-Gate Reconfigurable Nanosheet and Reconfigurable Nanowire Transistors
    Jayakumar, G. Durga
    Babu B., Girish
    Reddy R., Keerthana
    Srinivasan, R.
    SEMICONDUCTORS, 2024, 58 (11) : 894 - 902
  • [28] Effects of source-drain underlaps on the performance of silicon nanowire on insulator transistors
    Sishir Bhowmick
    Khairul Alam
    Nano-Micro Letters, 2010, 2 (02) : 83 - 88
  • [29] Performance Analysis And Threshold Voltage Modeling Of Surrounding Gate Silicon Nanowire Transistors
    Manohari, M. Regila
    Pandian, M. Karthigai
    Balamurugan, N. B.
    2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN VLSI, EMBEDDED SYSTEM, NANO ELECTRONICS AND TELECOMMUNICATION SYSTEM (ICEVENT 2013), 2013,
  • [30] A III–V nanowire channel on silicon for high-performance vertical transistors
    Katsuhiro Tomioka
    Masatoshi Yoshimura
    Takashi Fukui
    Nature, 2012, 488 : 189 - 192