Core network interface architecture and latency constrained on-chip communication

被引:0
|
作者
Bhojwani, Praveen [1 ]
Mahapatra, Rabi N. [1 ]
机构
[1] Texas A&M Univ, Dept Comp Sci, College Stn, TX 77843 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a Core Network Interface (CM) architecture to interface IP cores with on-chip networks. Besides the basic functionality of packetizing communication requests and responses, we expect the CNI to provide additional services critical to communication in complex systems-on-a-chip (SoC). A CNI for interfacing with OCP-compliant core interfaces was developed for architecture validation. With the support of a modified on-chip router, the CNI was setup to bound on-chip communication latency jitter. We observed that jitter due to inefficient virtual channel allocation in a particular configuration of an on-chip interconnection network lead to latency variations of up to 400%. Using a class-based virtual channel allocation scheme in a 2D torus network, we provide for predictable end-to-end latency. While the proposed scheme does not guarantee least possible end-to-end latency, it provides for constrained bounds.
引用
收藏
页码:358 / +
页数:2
相关论文
共 50 条
  • [21] Design a low latency Arbiter for on chip Communication Architecture
    Khanam, Ruqaiya
    Sharma, Himanshu
    Gaur, Srishti
    2015 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION & AUTOMATION (ICCCA), 2015, : 1421 - 1426
  • [22] A low latency and low power indirect topology for on-chip communication
    Gulzari, Usman Ali
    Khan, Sarzamin
    Sajid, Muhammad
    Anjum, Sheraz
    Torres, Frank Sill
    Sarjoughian, Hessam
    Gani, Abdullah
    PLOS ONE, 2019, 14 (10):
  • [23] An analyzable on-chip network architecture for embedded systems
    Luedtke, Daniel
    Tutsch, Dietmar
    Hommel, Guenter
    EMBEDDED SYSTEMS - MODELING, TECHNOLOGY AND APPLICATIONS, PROCEEDINGS, 2006, : 63 - +
  • [24] An Efficient Dynamically Reconfigurable On-chip Network Architecture
    Modarressi, Mehdi
    Sarbazi-Azad, Hamid
    Tavakkol, Arash
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 166 - 169
  • [25] Storage Architecture for an On-chip Multi-core Processor
    Liu, Mengxiao
    Ji, Weixing
    Li, Jiaxin
    Pu, Xing
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 263 - 270
  • [26] On-chip network based embedded core testing
    Kim, JS
    Hwang, MS
    Roh, S
    Lee, JY
    Lee, K
    Lee, SJ
    Yoo, HJ
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 223 - 226
  • [27] Scalable On-Chip Network in Power Constrained Manycore Processors
    Kim, Hanjoon
    Kim, Gwangsun
    Kim, John
    2012 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC), 2012,
  • [28] Cross By Pass-Mesh Architecture for on-Chip Communication
    Gulzari, Usman Ali
    Anjum, Sheraz
    Agha, Shahrukh
    2015 IEEE 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SYSTEMS-ON-CHIP (MCSOC), 2015, : 267 - 274
  • [29] Architecture and synthesis for multi-cycle on-chip communication
    Cong, J
    Fan, YP
    Han, GL
    Yang, X
    Zhang, ZR
    CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 77 - 78
  • [30] On-chip communication architecture exploration: A quantitative evaluation of point-to-point, bus, and network-on-chip approaches
    Lee, Hyung Gyu
    Chang, Naehyuck
    Ogras, Umit Y.
    Marculescu, Radu
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2007, 12 (03)