Cross By Pass-Mesh Architecture for on-Chip Communication

被引:4
|
作者
Gulzari, Usman Ali [1 ]
Anjum, Sheraz [2 ]
Agha, Shahrukh [1 ]
机构
[1] COMSATS Inst Informat Technol, Dept Elect Engn, Islamabad, Pakistan
[2] COMSATS Inst Informat Technol, Dept Elect Engn, Wah Cantt, Pakistan
关键词
Network-on-chip; System-on-chip; Router; Topology design; NETWORKS;
D O I
10.1109/MCSoC.2015.51
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-chip (NoC) is a new paradigm of System on chip (SoC). It has become a great focus of research by many groups during this era. Among all the on chip communication architectures that have been proposed until now, Mesh has proved to be the best architecture for implementation due to its simple and regular interconnection structure. In this paper, we present a new interconnect network architecture known as cross by pass mesh (CBP-Mesh) for on chip communication. The CBP-Mesh is much like traditional Mesh with the addition of two cross by pass links. By adding these cross by pass links, the number of hops in the networks and overall latency is reduced. The comparative analysis with other similar topologies like Mesh, Tours, 2DDgl-Mesh, SD-Mesh, X-Mesh and C2-Mesh, shows that the proposed topology outperforms in terms of latency. In the proposed architecture, the packets are routed towards their destinations in less time. These architectures are analyzed and compared in terms of topology characteristic, performance and cost of networks. Moreover results show that the proposed architecture perform better with respect to area utilization and power consumption.
引用
收藏
页码:267 / 274
页数:8
相关论文
共 50 条
  • [1] A New Cross-By-Pass-Torus Architecture Based on CBP-Mesh and Torus Interconnection for On-Chip Communication
    Gulzari, Usman Ali
    Sajid, Muhammad
    Anjum, Sheraz
    Agha, Shahrukh
    Torres, Frank Sill
    [J]. PLOS ONE, 2016, 11 (12):
  • [2] The LOTTERYBUS on-chip communication architecture
    Lahiri, Kanishka
    Raghunathan, Anand
    Lakshminarayana, Ganesh
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (06) : 596 - 608
  • [3] An architecture and compiler for scalable on-chip communication
    Liang, H
    Laffely, A
    Srinivasan, S
    Tessier, R
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (07) : 711 - 726
  • [4] Modelling and refinement of an on-chip communication architecture
    Plosila, J
    Liljeberg, P
    Isoaho, J
    [J]. FORMAL METHODS AND SOFTWARE ENGINEERING, PROCEEDINGS, 2005, 3785 : 219 - 234
  • [5] Architecture and synthesis for on-chip multicycle communication
    Cong, J
    Fan, YP
    Han, GL
    Yang, X
    Zhang, ZR
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (04) : 550 - 564
  • [6] Delay Optimized Architecture for On-Chip Communication
    Sheraz Anjum
    [J]. Journal of Electronic Science and Technology, 2009, 7 (02) : 104 - 109
  • [7] A Novel Routing Algorithm for On-Chip Communication in NoC on Diametrical 2D Mesh Interconnection Architecture
    Ghosal, Prasun
    Das, Tuhin Subhra
    [J]. ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 667 - +
  • [8] Architecture and synthesis for multi-cycle on-chip communication
    Cong, J
    Fan, YP
    Han, GL
    Yang, X
    Zhang, ZR
    [J]. CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 77 - 78
  • [9] Cooperative communication based barrier synchronization in on-chip mesh architectures
    Chen, Xiaowen
    Lu, Zhonghai
    Jantsch, Axel
    Chen, Shuming
    Liu, Hai
    [J]. IEICE ELECTRONICS EXPRESS, 2011, 8 (22): : 1856 - 1862
  • [10] Realization of video object plane decoder on mesh on-chip network architecture
    Nguyen, HN
    Ngo, VD
    Choi, HW
    [J]. PROCEEDINGS OF THE THIRD IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2005, : 137 - 141