A 1-1-1-1 MASH Delta-Sigma Modulator With Dynamic Comparator-Based OTAs

被引:32
|
作者
Yamamoto, Kentaro [1 ]
Carusone, Anthony Chan [1 ]
机构
[1] Univ Toronto, Toronto, ON M5S 3G4, Canada
关键词
ADC; CBSC; delta-sigma modulator; DCBOTA; dynamic comparator; switched capacitor; ZCBC; SWITCHED-CAPACITOR CIRCUITS; PIPELINED ADC; CMOS; NOISE; MS/S;
D O I
10.1109/JSSC.2012.2196732
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dynamic comparator-based OTA is introduced as a replacement for a conventional OTA. It performs charge transfer in a switched-capacitor circuit by repeatedly evaluating the polarity of the differential input using a dynamic clocked comparator and injecting current pulses at the output to move the input voltage toward zero. The amplitude of the current pulse is reduced each time the input voltage crosses zero to provide fast but accurate settling of the output voltage. Dynamic comparator-based OTAs are applied to the design of a 1-1-1-1 MASH delta-sigma modulator. The 65-nm CMOS prototype achieves a 70.4 dB peak SNDR over a 2.5-MHz bandwidth while consuming 3.73 mW from a 1.2-V supply. The 276-fJ/conv-step FoM represents a four times improvement over previously-reported delta-sigma modulators using zero-crossing-based circuits or comparator-based switched capacitors. Because of the dynamic operation of the OTAs and discrete-time delta-sigma modulator architecture, both bandwidth and power consumption linearly scale with the sampling frequency without any reconfiguration of the modulator.
引用
收藏
页码:1866 / 1883
页数:18
相关论文
共 50 条
  • [1] A 1-1-1-1 MASH Delta-Sigma Modulator Using Dynamic Comparator-Based OTAs
    Yamamoto, Kentaro
    Carusone, Anthony Chan
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [2] Spur Reduction Technique for Fractional-N Frequency Synthesizer with MASH 1-1-1-1 Sigma Delta Modulator
    Tamilselvan, V
    Ponnambalam, Maran
    Chandramani, Premanand V.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [3] Wandering Spurs in MASH 1-1 Delta-Sigma Modulators
    Donnelly, Yann
    Kennedy, Michael Peter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (07) : 2426 - 2439
  • [4] Extending minimum sequence length invariantly to constant input for MASH 1-1-1 digital delta-sigma modulator
    Song, J.
    ELECTRONICS LETTERS, 2017, 53 (21) : 1394 - 1395
  • [5] Comparator-Based Switched-Capacitor Delta-Sigma A/D Converters
    Cornelissens, Koen
    Steyaert, Michiel
    ANALOG CIRCUIT DESIGN: ROBUST DESIGN, SIGMA DELTA CONVERTERS, RFID, 2011, : 157 - +
  • [6] FPGA Implementation of A Mash1-1-1 Delta-Sigma Modulator Infractional-N Phase Locked Loop for Fuzzy Control Application
    Lai, Wen-Cheng
    Huang, Jhin-Fang
    Wen, Cheng-Lun
    Lay, Wang-Tyng
    2014 11TH INTERNATIONAL CONFERENCE ON FUZZY SYSTEMS AND KNOWLEDGE DISCOVERY (FSKD), 2014, : 131 - 134
  • [7] Design of 1-1-1 Cascaded Discrete-Time Delta-Sigma Modulator based on Tracking Quantizer
    Ghaemmaghami, Mohsen
    Reyhani, Shahbaz
    2023 5TH IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2023, : 204 - 210
  • [8] Cascade delta-sigma modulator with pseudo-differential comparator-based switched-capacitor gain stage
    Prelog, Dusan
    Momeni, Massoud
    Horvat, Bogomir
    Glesner, Manfred
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2007, 51 (03) : 201 - 206
  • [9] Cascade delta-sigma modulator with pseudo-differential comparator-based switched-capacitor gain stage
    Dusan Prelog
    Massoud Momeni
    Bogomir Horvat
    Manfred Glesner
    Analog Integrated Circuits and Signal Processing, 2007, 51 : 201 - 206
  • [10] Delay based noise cancelling sturdy MASH delta-sigma modulator
    Han, C.
    Maghari, N.
    ELECTRONICS LETTERS, 2014, 50 (05) : 351 - 352