A Memory-Efficient Scalable Architecture for Lifting-Based Discrete Wavelet Transform

被引:23
|
作者
Hu, Yusong [1 ]
Jong, Ching Chuen [2 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Integrated Syst Res Lab, Singapore 639798, Singapore
[2] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
Discrete wavelet transform (DWT); lifting scheme; parallel 2-D DWT architecture; systolic array; VLSI ARCHITECTURE; HIGH-PERFORMANCE; 2-D DWT; SCHEME; IMPLEMENTATION; 1-D;
D O I
10.1109/TCSII.2013.2268335
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we propose a new parallel lifting-based 2-D DWT architecture with high memory efficiency and short critical path. The memory efficiency is achieved with a novel scanning method that enables tradeoff of external memory bandwidth and on-chip memory. Based on the data flow graph of the flipped lifting algorithm, processing units (PUs) are developed for maximally utilizing the inherent parallelism. With S number of PUs, the throughput can be scaled while keeping the latency constant. Compared with the best existing architecture, the proposed architecture requires less memory. For an N x N image, the proposed architecture consumes a total of only 3N + 24S words of transposition memory, temporal memory, and pipeline registers. The synthesized results in a 90-nm CMOS process show that it achieves better area-delay products than the best existing design by 32.3%, 31.5%, and 27.0% when S = 2, 4, and 8, respectively, and by 26%, 26%, and 22% when the overhead for buffering the required overlapped pixels is taken into account.
引用
收藏
页码:502 / 506
页数:5
相关论文
共 50 条
  • [11] Efficient VLSI architecture for lifting-based discrete wavelet packet transform
    Wang, Chao
    Gan, Woon Seng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (05) : 422 - 426
  • [12] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2002, : 383 - 388
  • [13] Efficient implementation of lifting-based discrete wavelet transform
    Liao, HY
    Mandal, MK
    Cockburn, R
    ELECTRONICS LETTERS, 2002, 38 (18) : 1010 - 1012
  • [14] An Efficient Architecture for 2-D Lifting-based Discrete Wavelet Transform
    Yu, Pingping
    Yao, Suying
    Xu, Jiangtao
    ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, : 3658 - 3661
  • [15] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2004, 52 (04) : 1080 - 1089
  • [16] A High-Performance and Memory-Efficient VLSI Architecture with Parallel Scanning Method for 2-D Lifting-Based Discrete Wavelet Transform
    Lai, Yeong-Kang
    Chen, Lien-Fei
    Shih, Yui-Chih
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (02) : 400 - 407
  • [17] A note on "flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform"
    Xiong, CY
    Tian, JW
    Liu, H
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2006, 54 (05) : 1910 - 1916
  • [18] Efficient parallel architecture for lifting-based two-dimensional discrete wavelet transform
    Xiong, CY
    Tian, JW
    Liu, J
    PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 75 - 78
  • [19] Memory-Efficient Discrete Wavelet Transform Architecture Based on Wordlength Optimization
    Hu, Yusong
    Jong, Ching Chuen
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1778 - 1781
  • [20] A VLSI architecture for lifting-based wavelet transform with power efficient
    Xiong, CY
    Zheng, S
    Tian, JW
    Liu, J
    THIRD INTERNATIONAL SYMPOSIUM ON MULTISPECTRAL IMAGE PROCESSING AND PATTERN RECOGNITION, PTS 1 AND 2, 2003, 5286 : 294 - 298