A Memory-Efficient Scalable Architecture for Lifting-Based Discrete Wavelet Transform

被引:23
|
作者
Hu, Yusong [1 ]
Jong, Ching Chuen [2 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Integrated Syst Res Lab, Singapore 639798, Singapore
[2] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
Discrete wavelet transform (DWT); lifting scheme; parallel 2-D DWT architecture; systolic array; VLSI ARCHITECTURE; HIGH-PERFORMANCE; 2-D DWT; SCHEME; IMPLEMENTATION; 1-D;
D O I
10.1109/TCSII.2013.2268335
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we propose a new parallel lifting-based 2-D DWT architecture with high memory efficiency and short critical path. The memory efficiency is achieved with a novel scanning method that enables tradeoff of external memory bandwidth and on-chip memory. Based on the data flow graph of the flipped lifting algorithm, processing units (PUs) are developed for maximally utilizing the inherent parallelism. With S number of PUs, the throughput can be scaled while keeping the latency constant. Compared with the best existing architecture, the proposed architecture requires less memory. For an N x N image, the proposed architecture consumes a total of only 3N + 24S words of transposition memory, temporal memory, and pipeline registers. The synthesized results in a 90-nm CMOS process show that it achieves better area-delay products than the best existing design by 32.3%, 31.5%, and 27.0% when S = 2, 4, and 8, respectively, and by 26%, 26%, and 22% when the overhead for buffering the required overlapped pixels is taken into account.
引用
收藏
页码:502 / 506
页数:5
相关论文
共 50 条
  • [41] Investigation of Lifting-Based Hardware Architectures for Discrete Wavelet Transform
    Salehi, Sayed Ahmad
    Sadri, Saeed
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2009, 28 (01) : 1 - 16
  • [42] Investigation of Lifting-Based Hardware Architectures for Discrete Wavelet Transform
    Sayed Ahmad Salehi
    Saeed Sadri
    Circuits, Systems & Signal Processing, 2009, 28
  • [43] Efficient modified directional lifting-based discrete wavelet transform for moving object detection
    Hsia, Chih-Hsien
    Guo, Jing-Ming
    SIGNAL PROCESSING, 2014, 96 : 138 - 152
  • [44] VLSI architectures for lifting-based discrete wavelet packet transform
    Wang, Chao
    Gan, Woon-Seng
    Shi, Xiaomeng
    Yeo, Kiat-Seng
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 188 - +
  • [45] Efficient VLSI architectures of lifting-based discrete wavelet transform by systematic design method
    Huang, CT
    Tseng, PC
    Chen, AG
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 565 - 568
  • [46] A VLSI architecture for lifting-based forward and inverse wavelet transform
    Andra, K
    Chakrabarti, C
    Acharya, T
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2002, 50 (04) : 966 - 977
  • [47] Efficient VLSI architecture of lifting-based wavelet packet transform for audio and speech applications
    Wang, Chao
    Gan, Woon Seng
    2006 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-13, 2006, : 3391 - 3394
  • [48] Memory-efficient and high-speed line-based architecture for 2-D discrete wavelet transform with lifting scheme
    Tze-Yun Sung
    PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON MULTIMEDIA SYSTEMS & SIGNAL PROCESSING, 2007, : 13 - +
  • [49] Hardware Architecture of Lifting-based Discrete Wavelet Transform and Sample Entropy for Epileptic Seizure Detection
    Wang, Yuanfa
    Li, Zunchao
    Feng, Lichen
    Zheng, Chuang
    Guan, Yunhe
    Zhang, Yefei
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1582 - 1584
  • [50] Pipelined Lifting-based VLSI Architecture for Two-dimensional Inverse Discrete Wavelet Transform
    Koko, Ibrahim Saeed
    Agustiawan, Herman
    ICCEE 2008: PROCEEDINGS OF THE 2008 INTERNATIONAL CONFERENCE ON COMPUTER AND ELECTRICAL ENGINEERING, 2008, : 692 - 700