A Systematic Hardware Sharing Method for Unified Architecture Design of H.264 Transforms

被引:0
|
作者
Chen, Po-Hung [1 ]
Chen, Hung-Ming [2 ]
Lin, Ing-Chao [3 ]
机构
[1] Natl Formosa Univ, Dept Elect Engn, Huwei Township 632, Yunlin County, Taiwan
[2] Natl Taichung Univ Sci & Technol, Dept Comp Sci & Informat Engn, Taichung 404, Taiwan
[3] Natl Cheng Kung Univ, Dept Comp Sci & Informat Engn, Tainan 701, Taiwan
关键词
LOW-COST; 2-D TRANSFORM; QUANTIZATION;
D O I
10.1155/2015/258613
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Multitransform techniques have been widely used in modern video coding and have better compression efficiency than the single transform technique that is used conventionally. However, every transform needs a corresponding hardware implementation, which results in a high hardware cost for multiple transforms. A novel method that includes a five-step operation sharing synthesis and architecture-unification techniques is proposed to systematically share the hardware and reduce the cost of multitransform coding. In order to demonstrate the effectiveness of the method, a unified architecture is designed using the method for all of the six transforms involved in the H.264 video codec: 2D 4 x 4 forward and inverse integer transforms, 2D 4 x 4 and 2 x 2 Hadamard transforms, and 1D 8 x 8 forward and inverse integer transforms. Firstly, the six H. 264 transform architectures are designed at a low cost using the proposed five-step operation sharing synthesis technique. Secondly, the proposed architecture-unification technique further unifies these six transform architectures into a low cost hardware-unified architecture. The unified architecture requires only 28 adders, 16 subtractors, 40 shifters, and a proposed mux-based routing network, and the gate count is only 16308. The unified architecture processes 8 pixels/clock-cycle, up to 275 MHz, which is equal to 707 Full-HD 1080 p frames/second.
引用
收藏
页数:14
相关论文
共 50 条
  • [41] An Efficient Hardware Architecture Design for H.264/AVC INTRA 4X4 Algorithm
    Loukil, H.
    Kaanich, B.
    Atitallah, A. Ben
    Kadionik, P.
    Masmoudi, N.
    2008 FIRST INTERNATIONAL WORKSHOPS ON IMAGE PROCESSING THEORY, TOOLS AND APPLICATIONS (IPTA), 2008, : 262 - +
  • [42] Efficient Spatial-Temporal Error Concealment Algorithm and Hardware Architecture Design for H.264/AVC
    Wu, Guan-Lin
    Chen, Ching-Yi
    Wu, Tung-Hsing
    Chien, Shao-Yi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2010, 20 (11) : 1409 - 1422
  • [43] Hardware Architecture for Real Time H.264 CABAC Decoding for HDTV Applications
    Johar, Sumit
    Sachdeva, Ravin
    Alfonso, Daniele
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 403 - 404
  • [44] A Hardware Architecture of CABAC Encoding and Decoding with Dynamic Pipeline for H.264/AVC
    Lingfeng Li
    Yang Song
    Shen Li
    Takeshi Ikenaga
    Satoshi Goto
    Journal of Signal Processing Systems, 2008, 50 : 81 - 95
  • [45] An Efficient Hardware Architecture for Inter-Prediction in H.264/AVC Encoders
    Nam-Khanh Dang
    Xuan-Tu Tran
    Merirot, Alain
    PROCEEDINGS OF THE 2014 IEEE 17TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2014, : 294 - 297
  • [46] Hardware architecture for fast motion estimation in H.264/AVC video coding
    Byeon, Myung-Suk
    Shin, Yil-Mi
    Cho, Yong-Beom
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (06) : 1744 - 1745
  • [47] A hardware architecture of CABAC encoding and decoding with dynamic pipeline for H.264/AVC
    Li, Lingfeng
    Song, Yang
    Li, Shen
    Ikenaga, Takeshi
    Goto, Satoshi
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 50 (01): : 81 - 95
  • [48] Hardware Implementation for a New Design of the VBSME Used in H.264/AVC
    Yahi, Amira
    Toumi, Salah
    Messaoudi, Kamel
    Bourennane, El Bey
    2014 INTERNATIONAL CONFERENCE ON CONTROL, DECISION AND INFORMATION TECHNOLOGIES (CODIT), 2014, : 658 - 662
  • [49] An Effective Approach for Hardware Design of Intra Prediction in H.264/AVC
    Zheng, Jianwei
    Xu, Chunhang
    Guo, Jiefeng
    2012 INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2012,
  • [50] System architecture design methodology for H.264/AVC encoder
    Chang, Samuel C.
    Cheng, Chih-Chi
    Chen, Liang-Gee
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, VOLS 1 AND 2, 2007, : 304 - +