A Systematic Hardware Sharing Method for Unified Architecture Design of H.264 Transforms

被引:0
|
作者
Chen, Po-Hung [1 ]
Chen, Hung-Ming [2 ]
Lin, Ing-Chao [3 ]
机构
[1] Natl Formosa Univ, Dept Elect Engn, Huwei Township 632, Yunlin County, Taiwan
[2] Natl Taichung Univ Sci & Technol, Dept Comp Sci & Informat Engn, Taichung 404, Taiwan
[3] Natl Cheng Kung Univ, Dept Comp Sci & Informat Engn, Tainan 701, Taiwan
关键词
LOW-COST; 2-D TRANSFORM; QUANTIZATION;
D O I
10.1155/2015/258613
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Multitransform techniques have been widely used in modern video coding and have better compression efficiency than the single transform technique that is used conventionally. However, every transform needs a corresponding hardware implementation, which results in a high hardware cost for multiple transforms. A novel method that includes a five-step operation sharing synthesis and architecture-unification techniques is proposed to systematically share the hardware and reduce the cost of multitransform coding. In order to demonstrate the effectiveness of the method, a unified architecture is designed using the method for all of the six transforms involved in the H.264 video codec: 2D 4 x 4 forward and inverse integer transforms, 2D 4 x 4 and 2 x 2 Hadamard transforms, and 1D 8 x 8 forward and inverse integer transforms. Firstly, the six H. 264 transform architectures are designed at a low cost using the proposed five-step operation sharing synthesis technique. Secondly, the proposed architecture-unification technique further unifies these six transform architectures into a low cost hardware-unified architecture. The unified architecture requires only 28 adders, 16 subtractors, 40 shifters, and a proposed mux-based routing network, and the gate count is only 16308. The unified architecture processes 8 pixels/clock-cycle, up to 275 MHz, which is equal to 707 Full-HD 1080 p frames/second.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] HARDWARE ARCHITECTURE FOR H.264/AVC DEBLOCKING FILTER ALGORITHM
    Loukil, H.
    Ben Atitallah, A.
    Masmoudi, N.
    2009 6TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS AND DEVICES, VOLS 1 AND 2, 2009, : 683 - +
  • [22] A Hardware Sharing Architecture of Deblocking Filter for VP8 and H.264/AVC Video Coding
    Chou, Yu-Lin
    Wu, Chung-Bin
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1915 - 1918
  • [23] Hardware-and-Memory-Sharing Architecture of Deblocking Filter for VP8 and H.264/AVC
    Wu, Chung-Bin
    Wang, Li-Hung
    Chou, Yu-Lin
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2017, 63 (03) : 216 - 224
  • [24] A highly parallel joint VLSI architecture for transforms in H.264/AVC
    Li, Yu
    He, Yun
    Mei, Shunliang
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 50 (01): : 19 - 32
  • [25] A Highly Parallel Joint VLSI Architecture for Transforms in H.264/AVC
    Yu Li
    Yun He
    Shunliang Mei
    Journal of Signal Processing Systems, 2008, 50 : 19 - 32
  • [26] On the Architecture of H.264 to H.264 Homogeneous Transcoding Platform
    Siu, W. C.
    Kam, Y. H.
    Hui, W. L.
    Wong, W. H.
    Wang, Lili
    Kok, Cm.
    2008 INTERNATIONAL CONFERENCE ON NEURAL NETWORKS AND SIGNAL PROCESSING, VOLS 1 AND 2, 2007, : 654 - 659
  • [27] Algorithm and hardware architecture design for weighted prediction in H.264/MPEG-4 AVC
    Tang, Chi-Sun
    Tsai, Chen-Han
    Chien, Shao-Yi
    Chen, Liang-Gee
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5015 - +
  • [28] A Power-Efficient Prediction Hardware Architecture for H.264 Decoding
    Wang, Xi
    Cui, Xiaoxin
    Yu, Dunshan
    ICIEA 2010: PROCEEDINGS OF THE 5TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOL 4, 2010, : 385 - 390
  • [29] Efficient hardware architecture for motion estimation based on AVC/H.264
    Department of Computer Science and Engineering, Harbin Institute of Technology, Harbin 150001, China
    Gaojishu Tongxin, 2006, 10 (1001-1005):
  • [30] New Integrated Architecture for H.264 Transform and Quantization Hardware Implementation
    Husemann, Ronaldo
    Majolo, Mariano
    Susin, Altamiro
    Roesler, Valter
    de Lima, Jose Valdeni
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 379 - 382