A Systematic Hardware Sharing Method for Unified Architecture Design of H.264 Transforms

被引:0
|
作者
Chen, Po-Hung [1 ]
Chen, Hung-Ming [2 ]
Lin, Ing-Chao [3 ]
机构
[1] Natl Formosa Univ, Dept Elect Engn, Huwei Township 632, Yunlin County, Taiwan
[2] Natl Taichung Univ Sci & Technol, Dept Comp Sci & Informat Engn, Taichung 404, Taiwan
[3] Natl Cheng Kung Univ, Dept Comp Sci & Informat Engn, Tainan 701, Taiwan
关键词
LOW-COST; 2-D TRANSFORM; QUANTIZATION;
D O I
10.1155/2015/258613
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Multitransform techniques have been widely used in modern video coding and have better compression efficiency than the single transform technique that is used conventionally. However, every transform needs a corresponding hardware implementation, which results in a high hardware cost for multiple transforms. A novel method that includes a five-step operation sharing synthesis and architecture-unification techniques is proposed to systematically share the hardware and reduce the cost of multitransform coding. In order to demonstrate the effectiveness of the method, a unified architecture is designed using the method for all of the six transforms involved in the H.264 video codec: 2D 4 x 4 forward and inverse integer transforms, 2D 4 x 4 and 2 x 2 Hadamard transforms, and 1D 8 x 8 forward and inverse integer transforms. Firstly, the six H. 264 transform architectures are designed at a low cost using the proposed five-step operation sharing synthesis technique. Secondly, the proposed architecture-unification technique further unifies these six transform architectures into a low cost hardware-unified architecture. The unified architecture requires only 28 adders, 16 subtractors, 40 shifters, and a proposed mux-based routing network, and the gate count is only 16308. The unified architecture processes 8 pixels/clock-cycle, up to 275 MHz, which is equal to 707 Full-HD 1080 p frames/second.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] Hardware architecture design of CABAC codec for H.264/AVC
    Li, Lingfeng
    Song, Yang
    Ikenaga, Takeshi
    Goto, Satoshi
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 248 - +
  • [2] Hardware architecture design of an H.264/AVC video codec
    Chen, Tung-Chien
    Lian, Chung-, Jr.
    Chen, Liang-Gee
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 750 - 757
  • [3] Fast algorithm and architecture design for H.264/AVC multiple transforms
    Shi, Bing
    Zheng, Wei
    Li, Dongxiao
    Zhang, Ming
    2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 2086 - 2089
  • [4] Hardware architecture design for H.264/AVC intra frame coder
    Huang, YW
    Hsieh, BY
    Chen, TC
    Chen, LG
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 269 - 272
  • [5] A Hardware Architecture Binarizer Design for the H.264/AVC CABAC Entropy Coding
    Ben Hmida, Asma
    Dhahri, Salah
    Zitouni, Abdelkrim
    2014 INTERNATIONAL CONFERENCE ON ELECTRICAL SCIENCES AND TECHNOLOGIES IN MAGHREB (CISTEM), 2014,
  • [6] A Cache Hardware design for H.264 encoder
    Zuo, Shikai
    Wang, Mingjiang
    Xiao, Liyi
    PROCEEDINGS OF THE 2012 SECOND INTERNATIONAL CONFERENCE ON INSTRUMENTATION & MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC 2012), 2012, : 922 - 925
  • [7] A Dynamically Reconfigurable VLSI Architecture for H.264 Integer Transforms
    Hong Qi
    Cao Wei
    Tong Jiarong
    CHINESE JOURNAL OF ELECTRONICS, 2012, 21 (03): : 510 - 514
  • [8] A Novel Dynamic Reconfigurable VLSI Architecture for H.264 Transforms
    Cao Wei
    Hou Hui
    Lai Jinmei
    Tong Jiarong
    Min Hao
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1810 - 1813
  • [9] Low-Cost Hardware-Sharing Architecture of Fast 1-D Inverse Transforms for H.264/AVC and AVS Applications
    Su, Guo-An
    Fan, Chih-Peng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (12) : 1249 - 1253
  • [10] Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC
    Chung, Hua-Chang
    Chen, Zong-Yi
    Chang, Pao-Chi
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 405 - 406