Power-Delivery Network in 3D ICs: Monolithic 3D vs. Skybridge 3D CMOS

被引:0
|
作者
Shi, Jiajun [1 ]
Li, Mingyu [1 ]
Moritz, Csaba Andras [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
Routability; 3D ICs; IR-Drop; Power delivery network; 3D power and performance characterization;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Design for power-delivery network (PDN) is one of the major challenges in 3D IC technology. In the typical layer-by-layer stacked monolithic 3D (M3D) approaches, PDN has limited accessibility to the device layer away from power/ground source due to limited routability and routing resources in the vertical direction. This results in an incomplete and low-density PDN design and also severe IR-drop issue. Some improved M3D approaches try to enlarge design area to create additional vertical routing resources for robust and high-density PDN design. However, this leads to degradation of design density and in turn diminishes 3D design benefits. Skybridge 3D CMOS (S3DC) is a recently proposed fine-grained 3D IC fabric relying on vertical nanowires that presents a paradigm shift for scaling, while addressing critical challenges in 3D IC technology. Skybridge's core fabric components provide a greater degree of routing capability in both horizontal and vertical directions compared to other 3D approaches which can fully maintain the 3D design density while enabling a robust PDN design. In this paper, we present the PDN design and evaluate the IR drop in S3DC vs. the state-of-the-art transistor-level monolithic 3D IC (TR-L M3D). The typical TR-L M3D approach that can only use low-density PDN shows a severe IR-drop which is out of the standard IR-drop budget. The improved TR-L M3D version that can use high-density PDN meets the requirement of standard IR-drop budget (<5%*VDD) but loses up-to 25% power efficiency and 20% density benefits over 2D compared to the typical TR-L M3D. On the other hand, S3DC maintains its significant benefits over 2D (2.7x power efficiency and 9x density) while using a robust PDN design that has negligible IR-drop (<2%*VDD).
引用
收藏
页码:73 / 78
页数:6
相关论文
共 50 条
  • [21] Monolithic 3D Integration in a CMOS Process Flow
    Fitzgerald, E. A.
    Yoon, S. F.
    Tan, C. S.
    Palacios, T.
    Zhou, X.
    Peh, L. S.
    Boon, C. C.
    Kohen, D. A.
    Lee, K. H.
    Liu, Z. H.
    Choi, P.
    2014 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2014,
  • [22] Monolithic 3D CMOS Using Layered Semiconductors
    Sachid, Angada B.
    Tosun, Mahmut
    Desai, Sujay B.
    Hsu, Ching-Yi
    Lien, Der-Hsien
    Madhvapathy, Surabhi R.
    Chen, Yu-Ze
    Hettick, Mark
    Kang, Jeong Seuk
    Zeng, Yuping
    He, Jr-Hau
    Chang, Edward Yi
    Chueh, Yu-Lun
    Javey, Ali
    Hu, Chenming
    ADVANCED MATERIALS, 2016, 28 (13) : 2547 - +
  • [23] 3D monolithic integration
    Batude, P.
    Vinet, M.
    Pouydebasque, A.
    Le Royer, C.
    Previtali, B.
    Tabone, C.
    Hartmann, J. -M.
    Sanchez, L.
    Baud, L.
    Carron, V.
    Toffoli, A.
    Allain, F.
    Mazzocchi, V.
    Lafond, D.
    Deleonibus, S.
    Faynot, O.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2233 - 2236
  • [24] Monolithic 3D IC vs. TSV-based 3D IC in 14nm FinFET Technology
    Samal, Sandeep Kumar
    Nayak, Deepak
    Ichihashi, Motoi
    Banna, Srinivasa
    Lim, Sung Kyu
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [25] An Overview of Thermal Challenges and Opportunities for Monolithic 3D ICs
    Shukla, Prachi
    Coskun, Ayse K.
    Pavlidis, Vasilis F.
    Salman, Emre
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 439 - 444
  • [26] Metal Stack and Partitioning Exploration for Monolithic 3D ICs
    Sketopoulos, Nikolaos
    Sotiriou, Christos
    Pavlidis, Vasilis
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 398 - 403
  • [27] Design Automation and Test Solutions for Monolithic 3D ICs
    Zhu, Lingjun
    Chaudhuri, Arjun
    Banerjee, Sanmitra
    Murali, Gauthaman
    Vanna-Iampikul, Pruek
    Chakrabarty, Krishnendu
    Lim, Sung Kyu
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2022, 18 (01)
  • [28] Thermal Modeling and Design Exploration for Monolithic 3D ICs
    Peng, Baoli
    Pavlidis, Vasilis F.
    Chen, Yi-Chung
    Cheng, Yuanqing
    PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 273 - 278
  • [29] An Effective Analytical 3D Placer in Monolithic 3D IC Designs
    Jiang, Yande
    He, Xu
    Liu, Chang
    Guo, Yang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [30] 3D Stacked Microfluidic Cooling for High-Performance 3D ICs
    Zhang, Yue
    Dembla, Ashish
    Joshi, Yogendra
    Bakir, Muhannad S.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1644 - 1650