Low-voltage CMOS four-quadrant multiplier based on square-difference identity

被引:7
|
作者
Liu, SI
Chang, CC
机构
[1] Department of Electrical Engineering, National Taiwan University, Taipei
来源
关键词
four-quadrant analogue multiplier; VLSI circuits; analogue signal processing;
D O I
10.1049/ip-cds:19960479
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-voltage CMOS four-quadrant multiplier based on the square-difference identity ([a + b](2) - a(2) - b(2)) is presented. This circuit has been implemented in a 0.8 mu m single-poly double-metal n-well CMOS process. Experimental results show that for a power supply of +/-1.5 V, the linear input range of this multiplier is within +/-0.5 V with the linearity error less than 1%. The total harmonic distortion is less than 1% with input range up to +0.5 V. The -3 dB bandwidth of this multiplier is measured to be about 1 MHz. Moreover, it call operate satisfactorily regardless of the transistor body connection. This circuit is expected to be useful in low-voltage analogue signal-processing applications.
引用
收藏
页码:174 / 176
页数:3
相关论文
共 50 条
  • [1] Low-voltage CMOS four-quadrant multiplier
    Liu, SI
    Chang, CC
    [J]. ELECTRONICS LETTERS, 1997, 33 (03) : 207 - 208
  • [2] A low-voltage, versatile CMOS four-quadrant analogue multiplier
    Chaisayun, I
    Dejhan, K
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2003, 90 (10) : 635 - 644
  • [3] Compact low-voltage CMOS four-quadrant analogue multiplier
    Sawigun, C.
    Demosthenous, A.
    [J]. ELECTRONICS LETTERS, 2006, 42 (20) : 1149 - 1151
  • [4] Low-voltage CMOS four-quadrant analogue multiplier for RF applications
    Debono, CJ
    Maloberti, F
    Micallef, J
    [J]. ELECTRONICS LETTERS, 1998, 34 (24) : 2285 - 2286
  • [5] Low-voltage four-quadrant analog multiplier
    Motamed, A
    Hwang, C
    Ismail, M
    [J]. 38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 273 - 276
  • [6] Low-voltage low-power CMOS RF four-quadrant multiplier
    Salama, MK
    Soliman, AM
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2003, 57 (01) : 74 - 78
  • [7] Design of a CMOS low-power and low-voltage four-quadrant analog multiplier
    Liu, Weihsing
    Liu, Shen-Iuan
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (02) : 307 - 312
  • [8] Low-voltage BiCMOS four-quadrant multiplier and squarer
    Liu, SI
    Lee, JL
    Chang, CC
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 20 (01) : 25 - 29
  • [9] Low-Voltage BiCMOS Four-Quadrant Multiplier and Squarer
    Shen-Iuan Liu
    Jiin-Long Lee
    Cheng-Chieh Chang
    [J]. Analog Integrated Circuits and Signal Processing, 1999, 20 : 25 - 29
  • [10] Design of a CMOS low-power and low-voltage four-quadrant analog multiplier
    Weihsing Liu
    Shen-Iuan Liu
    [J]. Analog Integrated Circuits and Signal Processing, 2010, 63 : 307 - 312