An exploration of the technology space for multi-core memory/logic chips for highly scalable parallel systems

被引:2
|
作者
Kogge, PM [1 ]
机构
[1] Univ Notre Dame, Notre Dame, IN 46556 USA
关键词
D O I
10.1109/IWIA.2005.24
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Chip-level multi-processing, where more than one CPU "core" share the same die with significant parts of the memory hierarchy, is appearing with increasing ftequency as standard design practice. This paper takes a broader look at how such mixed logic/memory dies may evolve in the future by walking through the latest CMOS roadmap projections, and casting them in terms of the key chip-level system level building blocks. Given the increasing importance of memory density in such systems, especially as we move to single chip-type designs, we pay particular attention to the potential use of not SRAM but leading edge DRAM for many memory structures. The roles of other factors, such as interconnect and power is also considered.
引用
下载
收藏
页码:55 / 64
页数:10
相关论文
共 50 条
  • [1] Collective Memory Transfers for Multi-Core Chips
    Michelogiannakis, George
    Williams, Alexander
    Williams, Samuel
    Shalf, John
    PROCEEDINGS OF THE 28TH ACM INTERNATIONAL CONFERENCE ON SUPERCOMPUTING, (ICS'14), 2014, : 343 - 352
  • [2] MIRRORING ATPG TECHNOLOGY FOR MULTI-CORE CHIPS
    Ouyang, Keqing
    Peng, Minqiang
    Zhou, Jitong
    Zhou, Guohua
    Wu, Youfa
    CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [3] Efficient and Scalable Parallel Algorithm for Sorting Multisets on Multi-core Systems
    Zhong, Cheng
    Qu, Zeng-Yan
    Yang, Feng
    Yin, Meng-Xiao
    Li, Xia
    JOURNAL OF COMPUTERS, 2012, 7 (01) : 30 - 41
  • [4] Scalable Memory Reclamation for Multi-Core, Real-Time Systems
    Ren, Yuxin
    Liu, Guyue
    Parmer, Gabriel
    Brandenburg, Bjoern
    24TH IEEE REAL-TIME AND EMBEDDED TECHNOLOGY AND APPLICATIONS SYMPOSIUM (RTAS 2018), 2018, : 152 - 163
  • [5] Realities of multi-core cpu chips and Memory Contention
    Barker, David P.
    PROCEEDINGS OF THE PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, 2009, : 446 - 453
  • [6] Scalable Parallel EM Algorithms for Latent Dirichlet Allocation in Multi-Core Systems
    Liu, Xiaosheng
    Zeng, Jia
    Yang, Xi
    Yan, Jianfeng
    Yang, Qiang
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE ON WORLD WIDE WEB (WWW 2015), 2015, : 669 - 679
  • [7] Highly Scalable Parallel Arithmetic Coding on Multi-Core Processors Using LDPC Codes
    Hu, Weidong
    Wen, Jiangtao
    Wu, Weiyi
    Han, Yuxing
    Yang, Shiqiang
    Villasenor, John
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2012, 60 (02) : 289 - 294
  • [8] Scalable Memory Fabric for Silicon Interposer-Based Multi-Core Systems
    Akgun, Itir
    Zhan, Jia
    Wang, Yuangang
    Xie, Yuan
    PROCEEDINGS OF THE 34TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2016, : 33 - 40
  • [9] Parallel logic simulation using multi-core workstations
    Hahanov, Vladimir
    Obrizan, Volodymyr
    Gavryushenko, Andrey
    Mikhtonyuk, Sergey
    2007 PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2007, : 256 - 257
  • [10] Accurate, Scalable and Informative Design Space Exploration for Large and Sophisticated Multi-core Oriented Architectures
    Cho, Chang-Burm
    Poe, James
    Li, Tao
    Yuan, Jingling
    2009 IEEE INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS & SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS (MASCOTS), 2009, : 16 - +