An exploration of the technology space for multi-core memory/logic chips for highly scalable parallel systems

被引:2
|
作者
Kogge, PM [1 ]
机构
[1] Univ Notre Dame, Notre Dame, IN 46556 USA
关键词
D O I
10.1109/IWIA.2005.24
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Chip-level multi-processing, where more than one CPU "core" share the same die with significant parts of the memory hierarchy, is appearing with increasing ftequency as standard design practice. This paper takes a broader look at how such mixed logic/memory dies may evolve in the future by walking through the latest CMOS roadmap projections, and casting them in terms of the key chip-level system level building blocks. Given the increasing importance of memory density in such systems, especially as we move to single chip-type designs, we pay particular attention to the potential use of not SRAM but leading edge DRAM for many memory structures. The roles of other factors, such as interconnect and power is also considered.
引用
收藏
页码:55 / 64
页数:10
相关论文
共 50 条
  • [31] Parallel finite element solver for multi-core computers with shared memory
    Fialko, Sergiy
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 2021, 94 : 1 - 14
  • [32] Allocating tasks in multi-core processor based parallel systems
    Liu, Yi
    Zhang, Xin
    Li, He
    Qian, Depei
    2007 IFIP INTERNATIONAL CONFERENCE ON NETWORK AND PARALLEL COMPUTING WORKSHOPS, PROCEEDINGS, 2007, : 748 - +
  • [33] Parallel Computation of Adaptive Filtering Algorithms on Multi-Core Systems
    Dong-hwan Lee
    Jaewoo Ahn
    Wonyong Sung
    Journal of Signal Processing Systems, 2012, 69 : 253 - 265
  • [34] Design of Scalable Java']Java Communication Middleware for Multi-Core Systems
    Ramos, Sabela
    Taboada, Guillermo L.
    Exposito, Roberto R.
    Tourino, Juan
    Doallo, Ramon
    COMPUTER JOURNAL, 2013, 56 (02): : 214 - 228
  • [35] Scalable-Grain Pipeline Parallelization Method for Multi-core Systems
    Liu, Peng
    Huang, Chunming
    Guo, Jun
    Geng, Yang
    Wang, Weidong
    Yang, Mei
    NETWORK AND PARALLEL COMPUTING, NPC 2013, 2013, 8147 : 269 - 283
  • [36] A Parallel FastTrack Data Race Detector on Multi-core Systems
    Song, Young Wn
    Lee, Yann-Hang
    2017 31ST IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM (IPDPS), 2017, : 387 - 396
  • [37] Design of a Dynamic Parallel Execution Architecture for Multi-core Systems
    Huang, S., 1600, Springer Science and Business Media Deutschland GmbH (21):
  • [38] Self-Recovering Parallel Applications in Multi-Core Systems
    Bizot, Gilles
    Avresky, Dimiter
    Chaix, Fabien
    Zergainoh, Nacer-Eddine
    Nicolaidis, Michael
    2011 10TH IEEE INTERNATIONAL SYMPOSIUM ON NETWORK COMPUTING AND APPLICATIONS (NCA), 2011,
  • [39] PUMA: From Simultaneous to Parallel for Shared Memory System in Multi-core
    Jia, Gangyong
    Shi, Liang
    Li, Xi
    Dai, Dong
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2016, 84 (01): : 139 - 150
  • [40] PUMA: From Simultaneous to Parallel for Shared Memory System in Multi-core
    Gangyong Jia
    Liang Shi
    Xi Li
    Dong Dai
    Journal of Signal Processing Systems, 2016, 84 : 139 - 150