A 12-Bit, 300-MS/s Single-Channel Pipelined-SAR ADC With an Open-Loop MDAC

被引:34
|
作者
Wu, Chao [1 ]
Yuan, Jie [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Peoples R China
关键词
Calibration technique; high-speed analog-todigital converter (ADC); loop-unrolled successive approximation register (SAR); open-loop multiplying digital-to-analog converter (MDAC); pipelined-SAR ADC; CMOS ADC; 10-BIT; 6-BIT; YIELD; SFDR;
D O I
10.1109/JSSC.2018.2886327
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Compared to pipelined analog-to-digital converters (ADCs), pipelined- successive approximation register (SAR) ADCs have been actively explored for better energy efficiency in recent years. Nonetheless, the pipelined-SAR architecture inherently limits the sampling speed of the ADC due to the slow operation of the first SAR ADC, which becomes an increasingly important limitation with the recent expansion of high-speed applications. In this paper, we introduce our new design of a pipelined-SAR ADC to enable faster speed. New loop-unrolled architecture with the split capacitor is used for the first SAR ADC to improve the speed. A resistive open-loop multiplying digital to -analog converter with a new calibration scheme is designed to reduce the power consumption at high speed. As a result, the 65-nm design can achieve 300-MS/s sampling rate with a single channel. It is among the fastest pipelined-SAR ADC design so far. The peak signal-to-noise-and-distortion ratio is 63.6 dI3 with a 10-MHz input. It consumes 12.5-mW power from a 1.2-V supply to achieve a power efficiency of 34 fJ/conversion-step.
引用
收藏
页码:1446 / 1454
页数:9
相关论文
共 50 条
  • [41] A Low Power 12-bit 40MS/s Pipelined ADC with Digital Calibration
    Jia, Huayu
    Chen, Guican
    Zhang, Hong
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 137 - 140
  • [42] A 12-bit 1MS/s SAR-ADC for multi-channel CdZnTe detectors
    刘伟
    魏廷存
    李博
    郭潘杰
    胡永才
    Journal of Semiconductors, 2015, (04) : 147 - 154
  • [43] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, (04) : 142 - 149
  • [44] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, 35 (04) : 142 - 149
  • [45] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    Lu Yuxiao
    Sun Lu
    Li Zhe
    Zhou Jianjun
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (04)
  • [46] 12-Bit 5 MS/s SAR ADC with Split Type DAC for BLE
    Rikan, Behnam S.
    Hejazi, Arash
    Choi, DaeYoung
    Rad, Reza E.
    Pu, YoungGun
    Lee, Kang-Yoon
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 125 - 126
  • [47] A 12-bit 40-MS/s Calibration-free SAR ADC
    Hsu, Chung-Wei
    Chang, Li-Jen
    Huang, Chun-Po
    Chang, Soon-Jyh
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 324 - 327
  • [48] A 1 GS/s 12-Bit Pipelined/SAR Hybrid ADC in 40 nm CMOS Technology
    Li, Jianwen
    Guo, Xuan
    Luan, Jian
    Wu, Danyu
    Zhou, Lei
    Wu, Nanxun
    Huang, Yinkun
    Jia, Hanbo
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2020, 9 (02)
  • [49] A 12-bit 100 MS/s pipelined ADC without using front-end SHA
    Imanpoor, H.
    Mehranpouy, M.
    Torkzadeh, P.
    Jannesari, A.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 86 : 142 - 153
  • [50] A 12-bit, 270MS/s Pipelined ADC with SHA-Eliminating Front End
    Wang, Xuan
    Yang, Changyi
    Zhao, Xiaoxiao
    Wu, Chao
    Li, Fule
    Wang, Zhihua
    Wu, Bin
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 798 - 801