A 12-Bit, 300-MS/s Single-Channel Pipelined-SAR ADC With an Open-Loop MDAC

被引:34
|
作者
Wu, Chao [1 ]
Yuan, Jie [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Peoples R China
关键词
Calibration technique; high-speed analog-todigital converter (ADC); loop-unrolled successive approximation register (SAR); open-loop multiplying digital-to-analog converter (MDAC); pipelined-SAR ADC; CMOS ADC; 10-BIT; 6-BIT; YIELD; SFDR;
D O I
10.1109/JSSC.2018.2886327
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Compared to pipelined analog-to-digital converters (ADCs), pipelined- successive approximation register (SAR) ADCs have been actively explored for better energy efficiency in recent years. Nonetheless, the pipelined-SAR architecture inherently limits the sampling speed of the ADC due to the slow operation of the first SAR ADC, which becomes an increasingly important limitation with the recent expansion of high-speed applications. In this paper, we introduce our new design of a pipelined-SAR ADC to enable faster speed. New loop-unrolled architecture with the split capacitor is used for the first SAR ADC to improve the speed. A resistive open-loop multiplying digital to -analog converter with a new calibration scheme is designed to reduce the power consumption at high speed. As a result, the 65-nm design can achieve 300-MS/s sampling rate with a single channel. It is among the fastest pipelined-SAR ADC design so far. The peak signal-to-noise-and-distortion ratio is 63.6 dI3 with a 10-MHz input. It consumes 12.5-mW power from a 1.2-V supply to achieve a power efficiency of 34 fJ/conversion-step.
引用
收藏
页码:1446 / 1454
页数:9
相关论文
共 50 条
  • [31] A 12-bit 350 MS/s Single-Channel Pipeline ADC with 75 dB SFDR in 0.18 μm. BiCMOS
    Sun, Jie
    Wu, Jianhui
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (03)
  • [32] A 12-bit 300-MS/s SAR ADC With Inverter-Based Preamplifier and Common-Mode-Regulation DAC in 14-nm CMOS FinFET
    Luu, Danny
    Kull, Lukas
    Toifl, Thomas
    Menolfi, Christian
    Brandli, Matthias
    Francese, Pier Andrea
    Morf, Thomas
    Kossel, Marcel
    Yueksel, Hazar
    Cevrero, Alessandro
    Ozkaya, Ilter
    Huang, Qiuting
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (11) : 3268 - 3279
  • [33] A 16-channel 50MS/s 14bit Pipelined-SAR ADC for Integrated Ultrasound Imaging Systems
    Wu, Yimin
    Lan, Jingchao
    Chen, Min
    Ye, Fan
    Ren, Junyan
    APCCAS 2020: PROCEEDINGS OF THE 2020 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2020), 2020, : 3 - 6
  • [34] A 14bit 320MS/s pipelined-SAR ADC based on multiplexing of dynamic amplifier
    Chu, Honghao
    Li, Fule
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 628 - 631
  • [35] A 14b 500 MS/s Single-Channel Pipelined-SAR ADC With Reference Ripple Mitigation Techniques and Adaptively Biased Floating Inverter Amplifier
    Jiang, Wenning
    Zhu, Yan
    Chen, Chixiao
    Xu, Hao
    Liu, Qi
    Liu, Ming
    Martins, Rui P.
    Chan, Chi-Hang
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (10) : 2709 - 2721
  • [36] A 13b 600-675MS/s Tri-State Pipelined-SAR ADC With Inverter-Based Open-Loop Residue Amplifier
    Guo, Xiaofeng
    Chen, Run
    Chen, Zhenqi
    Li, Bin
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (03) : 624 - 633
  • [37] A 12-bit 350-MS/s Pipelined ADC in 40-nm CMOS
    Gu, Weiqi
    Miao, Peng
    Li, Fei
    Wang, Huan
    Ding, Bowen
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 205 - 209
  • [38] A 12b 75MS/s pipelined ADC using open-loop residue amplification
    Murmann, B
    Boser, BE
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 328 - +
  • [39] A 12-bit 1MS/s SAR-ADC for multi-channel CdZnTe detectors
    刘伟
    魏廷存
    李博
    郭潘杰
    胡永才
    Journal of Semiconductors, 2015, 36 (04) : 147 - 154
  • [40] A 12-bit 20-MS/s pipelined ADC with nested digital background calibration
    Wang, X
    Hurst, PJ
    Lewis, SH
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 409 - 412