20μm deep trench isolation process characterisation for linear bipolar ICs

被引:0
|
作者
Dyer, T [1 ]
Doohan, I [1 ]
Fallon, M [1 ]
McAlpine, D [1 ]
Aitkenhead, A [1 ]
McGinty, J [1 ]
Taylor, M [1 ]
Gravelle, P [1 ]
Schouten, A [1 ]
Bryce, M [1 ]
机构
[1] Natl Semicond Ltd, Greenock, Scotland
关键词
deep trench isolation;
D O I
10.1117/12.425246
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The use of junction isolation in linear bipolar ICs substantially consumes silicon area. The replacement of junction isolation with trench isolation has the potential to significantly reduce device area while maintaining high voltage operation. Deep trench isolation has been implemented on a conventional non-complementary 40V (NPN BVceo) linear IC process. A fully functional low power operational amplifier has been fabricated as a technology driver. Device characterisation shows that transistor leakage currents (I-ceo) and leakage between trench tubs can be made comparable with junction isolated devices. The NPN buried layer (BL) can successfully be butted against the trench sidewall without device degradation, although this is currently not possible with the NPN base. Am NPN device shrink of 3x has been achieved and further development is underway to increase this towards the 4x level, where the base diffusion front touches the trench sidewall.
引用
收藏
页码:117 / 122
页数:6
相关论文
共 50 条
  • [41] Characteristics of low-leakage deep-trench diode for ESD protection design in 0.18-μm SiGe BiCMOS process
    Chen, SS
    Chen, TY
    Tang, TH
    Su, JL
    Shen, TM
    Chen, JK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (07) : 1683 - 1689
  • [42] 20mΩcm2 660V super junction MOSFETs fabricated by deep trench etching and epitaxial growth
    Takahashi, K.
    Kuribayashi, H.
    Kawashima, T.
    Wakimoto, S.
    Mochizuki, K.
    Nakazawa, H.
    PROCEEDINGS OF THE 18TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2006, : 297 - +
  • [43] MOS-bounded diodes for on-chip ESD protection in a 0.15-μm shallow-trench-isolation salicided CMOS process
    Ker, MD
    Lin, KH
    Chuang, CH
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 84 - 87
  • [44] Automotive 2.1 μm Full-Depth Deep Trench Isolation CMOS Image Sensor with a 120 dB Single-Exposure Dynamic Range
    Yoo, Dongsuk
    Jang, Youngtae
    Kim, Youngchan
    Shin, Jihun
    Lee, Kangsun
    Park, Seok-Yong
    Shin, Seungho
    Lee, Hongsuk
    Kim, Seojoo
    Park, Joongseok
    Park, Cheonho
    Lim, Moosup
    Bae, Hyungjin
    Park, Soeun
    Jung, Minwook
    Kim, Sungkwan
    Choi, Shinyeol
    Kim, Sejun
    Heo, Jinkyeong
    Lee, Hojoon
    Lee, KyungChoon
    Jeong, Youngkyun
    Oh, Youngsun
    Keel, Min-Sun
    Kim, Bumsuk
    Lee, Haechang
    Ahn, JungChak
    SENSORS, 2023, 23 (22)
  • [45] POLYSILICON ETCHBACK PLASMA PROCESS USING HBR, CL2, AND SF6 GAS-MIXTURES FOR DEEP-TRENCH ISOLATION
    YEOM, GY
    ONO, Y
    YAMAGUCHI, T
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1992, 139 (02) : 575 - 579
  • [46] Development of a 60μm Deep Trench and Refill Process for Manufacturing Si-Based High-Voltage Super-Junction Structures
    Bartolf, Holger
    Mihaila, Andrei
    Nistor, Iulian
    Jurisch, Michael
    Leibold, Bernd
    Zimmermann, Martin
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2013, 26 (04) : 529 - 541
  • [47] Two layer resist etch-back planarization process coupled to chemical mechanical polishing for sub 0.18 μm shallow trench isolation technology
    Schiltz, A
    Palatini, L
    Paoli, M
    Rivoire, M
    Prola, A
    EMERGING LITHOGRAPHIC TECHNOLOGIES III, PTS 1 AND 2, 1999, 3676 : 802 - 811
  • [48] PROCESS AND DEVICE PERFORMANCE OF SUBMICROMETER-CHANNEL CMOS DEVICES USING DEEP-TRENCH ISOLATION AND SELF-ALIGNED TISI2 TECHNOLOGIES
    YAMAGUCHI, T
    MORIMOTO, S
    PARK, HK
    EIDEN, GC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (02) : 184 - 193
  • [49] PROCESS AND DEVICE PERFORMANCE OF SUBMICROMETER-CHANNEL CMOS DEVICES USING DEEP-TRENCH ISOLATION AND SELF-ALIGNED TISI2 TECHNOLOGIES
    YAMAGUCHI, T
    MORIMOTO, S
    PARK, HK
    EIDEN, GC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (01) : 104 - 113
  • [50] Scales and rates of glacial sediment removal: A 20 km long, 300m deep trench created beneath Breidamerkurjokull during the little Ice Age
    Bjornsson, H
    ANNALS OF GLACIOLOGY, VOL. 22, 1996: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON GLACIAL EROSION AND SEDIMENTATION, 1996, 22 : 141 - 146