共 50 条
- [31] Current Sensing Completion Detection for High Speed and Area Efficient Arithmetic PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 240 - 243
- [32] Fast Arithmetic Error Feedback Circuits for Digital Filters with Shift Operation Circuits and Shared Multiplier 53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 525 - 528
- [34] A High-Speed Booth Multiplier Based on Redundant Binary Algorithm PROGRESS IN ADVANCED COMPUTING AND INTELLIGENT ENGINEERING, VOL 2, 2018, 564 : 569 - 575
- [35] An area- and energy-efficient asynchronous booth multiplier for mobile devices IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 18 - 25
- [37] Low Power-Area Efficient Compressor Design for Fast Digital Arithmetic Integrated Circuits PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 1510 - 1513
- [38] High Speed and Area Efficient Discrete Wavelet Transform using Vedic Multiplier 2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2015, : 363 - 367
- [40] High Speed and Area Efficient Single Precision Floating Point Arithmetic Unit 2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1950 - 1954