A 0.47-0.66 pJ/bit, 4.8-8 Gb/s I/O Transceiver in 65 nm CMOS

被引:43
|
作者
Song, Young-Hoon [1 ]
Bai, Rui [2 ]
Hu, Kangmin [2 ]
Yang, Hae-Woong [1 ]
Chiang, Patrick Yin [2 ]
Palermo, Samuel [1 ]
机构
[1] Texas A&M Univ, Dept Elect & Comp Engn, College Stn, TX 77843 USA
[2] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97331 USA
关键词
High-speed I/O; injection-locked oscillator; low-power; low-voltage regulator; poly-phase filter; transceiver; voltage-mode driver; SOURCE SYNCHRONOUS RECEIVER; SERIAL LINK RECEIVER; MW/GB/S;
D O I
10.1109/JSSC.2013.2249812
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-power forwarded-clock I/O transceiver architecture is presented that employs a high degree of output/input multiplexing, supply-voltage scaling with data rate, and low-voltage circuit techniques to enable low-power operation. The transmitter utilizes a 4: 1 output multiplexing voltage-mode driver along with 4-phase clocking that is efficiently generated from a passive poly-phase filter. The output driver voltage swing is accurately controlled from 100-200 mV(ppd) using a low-voltage pseudo-differential regulator that employs a partial negative-resistance load for improved low frequency gain. 1:8 input de-multiplexing is performed at the receiver equalizer output with 8 parallel input samplers clocked from an 8-phase injection-locked oscillator that provides more than 1UI de-skew range. In the transmitter clocking circuitry, per-phase duty-cycle and phase-spacing adjustment is implemented to allow adequate timing margins at low operating voltages. Fabricated in a general purpose 65 nm CMOS process, the transceiver achieves 4.8-8 Gb/s at 0.47-0.66 pJ/b energy efficiency for V-DD = 0.6-0.8 V.
引用
收藏
页码:1276 / 1289
页数:14
相关论文
共 50 条
  • [1] A 6.72-Gb/s, 8pJ/bit/iteration WPAN LDPC Decoder in 65nm CMOS
    Chen, Zhixiang
    Peng, Xiao
    Zhao, Xiongxin
    Okamura, Leona
    Zhou, Dajiang
    Goto, Satoshi
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 87 - 88
  • [2] A 3 Gb/s multichannel transceiver in 65 nm CMOS technology
    张锋
    邱玉松
    Journal of Semiconductors, 2015, (01) : 154 - 161
  • [3] A 3 Gb/s multichannel transceiver in 65 nm CMOS technology
    张锋
    邱玉松
    Journal of Semiconductors, 2015, 36 (01) : 154 - 161
  • [4] A 3 Gb/s multichannel transceiver in 65 nm CMOS technology
    Zhang Feng
    Qiu Yusong
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (01)
  • [5] A 224 Gb/s 3 pJ/bit 40 dB Insertion Loss Transceiver in 3-nm FinFET CMOS
    Pfaff, Dirk
    Nummer, Muhammad
    Hai, Noman
    Xia, Jingjing
    Yang, Kai Ge
    Mohsenpour, Mohammad-Mahdi
    Leong, Choon-Haw C. H.
    Lacroix, Marc-Andre
    Zamanlooy, Babak
    Eeckelaert, Tom
    Petrov, Dmitry
    Haroun, Mostafa
    Dick, Carson R.
    Zaman, Alif
    Mei, Haitao
    Shakir, Tahseen A.
    Carvalho, Carlos
    Huang, Howard
    Kumari, Pratibha
    Mason, Ralph
    Brishty, Fahmida Pervin
    Jaffri, Ifrah
    Yokoyama-Martin, David A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (01) : 9 - 22
  • [6] A 3-to-10Gb/s 5.75pJ/b Transceiver with Flexible Clocking in 65nm CMOS
    Nandwana, Romesh Kumar
    Saxena, Saurabh
    Elkholy, Ahmed
    Talegaonkar, Mrunmay
    Zhu, Junheng
    Choi, Woo-Seok
    Elmallah, Ahmed
    Hanumolu, Pavan Kumar
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 492 - 492
  • [7] A 16Gb/s 65nm CMOS Transceiver for a Memory Interface
    Chun, Jung-Hoon
    Lee, Haechang
    Shen, Jie
    Chin, T. J.
    Wu, Ting
    Shi, Xudong
    Kaviani, Kambiz
    Beyene, Wendemagegnehu
    Leibowitz, Brian
    Perego, Rich
    Chang, Ken
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 25 - 28
  • [8] A 28.3 Gb/s 7.3 pJ/bit 35 dB Backplane Transceiver with Eye Sampling Phase Adaptation in 28 nm CMOS
    Miyaoka, Hiroki
    Terasawa, Futoshi
    Kudo, Masahiro
    Kano, Hideki
    Matsuda, Atsushi
    Shirai, Noriaki
    Kawai, Shigeaki
    Shibasaki, Takayuki
    Danjo, Takumi
    Ogata, Yuuki
    Sakai, Yasufumi
    Yamaguchi, Hisakatsu
    Mori, Toshihiko
    Koyanagi, Yoichi
    Tamura, Hirotaka
    Ide, Yutaka
    Terashima, Kazuhiro
    Higashi, Hirohito
    Higuchi, Tomokazu
    Naka, Naoaki
    2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,
  • [9] A 17 Gb/s 10.7 pJ/b 4FSK Transceiver System for Point to Point Communication in 65 nm CMOS
    Afzal, Hamidreza
    Li, Cheng
    Momeni, Omeed
    2022 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2022, : 71 - 74
  • [10] A 2 Gb/s 1.8 pJ/bit Differential BPSK UWB-IR Transmitter Using 65 nm CMOS Technology
    Hafiz, Mohiuddin
    Kubota, Shinichi
    Sasaki, Nobuo
    Kimoto, Kentaro
    Kikkawa, Takamaro
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (06) : 977 - 984