Domino logic synthesis based on implication graph

被引:4
|
作者
Kim, KW [1 ]
Kim, T
Liu, CL
Kang, SM
机构
[1] Pluris Inc, Cupertino, CA 95014 USA
[2] Korea Adv Inst Sci & Technol, Dept Comp Sci, Taejon 305701, South Korea
[3] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30043, Taiwan
[4] Univ Calif Santa Cruz, Sch Engn, Santa Cruz, CA 95064 USA
关键词
domino logic synthesis; implication graph; set of mandatory assignment;
D O I
10.1109/43.980261
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a new approach to the problem of inverter elimination in domino logic synthesis. A small piece of static CMOS logic is introduced to the circuit to avoid significant area penalty resulting from duplication. To maximize the domino logic part and to minimize the static CMOS logic part, a generalized automatic test pattern generation (ATPG)-based logic transformation is proposed to eliminate or relocate a target inverter. Based on the new concept of dominating set of mandatory assignment (DSMA) and the corresponding implication graph, v e propose algorithms to identify a minimum candidate set for a target inverter. Experimental results show that logic transformation based on the implication graph can reduce transistor counts by 25% on average, while the delay increases less than 3%.
引用
收藏
页码:232 / 240
页数:9
相关论文
共 50 条
  • [41] Multiphase Pipelining in Domino Logic ALU
    Verma, Swati
    Angeline, Anita A.
    Bhaaskaran, Kanchana V. S.
    2017 INTERNATIONAL CONFERENCE ON NEXTGEN ELECTRONIC TECHNOLOGIES: SILICON TO SOFTWARE (ICNETS2), 2017, : 309 - 315
  • [42] THE LOGIC OF THE EDUCATIONAL IMPLICATION
    BURNS, HW
    EDUCATIONAL THEORY, 1962, 12 (01) : 53 - 63
  • [43] QUANTUM LOGIC WITH IMPLICATION
    ZEMAN, JJ
    JOURNAL OF SYMBOLIC LOGIC, 1974, 39 (02) : 391 - 391
  • [44] Technology mapping algorithms for domino logic
    Zhao, M
    Sapatnekar, SS
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2002, 7 (02) : 306 - 335
  • [45] Reduced clock swing domino logic
    Casu, MR
    ELECTRONICS LETTERS, 2002, 38 (16) : 860 - 861
  • [46] ADIABATIC PSEUDO-DOMINO LOGIC
    WANG, WY
    LAU, KT
    ELECTRONICS LETTERS, 1995, 31 (23) : 1982 - 1983
  • [47] Issues in the design of domino logic circuits
    Srivastava, P
    Pua, A
    Welch, L
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 108 - 112
  • [48] Three phase domino logic circuit
    Shakeri, K
    Meindl, JD
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 319 - 322
  • [49] Design of multiple-valued logic circuits using graph-based evolutionary synthesis
    Natsui, M
    Homma, N
    Aoki, T
    Higuchi, T
    JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2005, 11 (5-6) : 519 - 544
  • [50] Dual threshold voltage domino logic synthesis for high performance with noise and power constraint
    Jung, SO
    Kim, KW
    Kang, SMS
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 260 - 265