Domino logic synthesis based on implication graph

被引:4
|
作者
Kim, KW [1 ]
Kim, T
Liu, CL
Kang, SM
机构
[1] Pluris Inc, Cupertino, CA 95014 USA
[2] Korea Adv Inst Sci & Technol, Dept Comp Sci, Taejon 305701, South Korea
[3] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30043, Taiwan
[4] Univ Calif Santa Cruz, Sch Engn, Santa Cruz, CA 95064 USA
关键词
domino logic synthesis; implication graph; set of mandatory assignment;
D O I
10.1109/43.980261
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a new approach to the problem of inverter elimination in domino logic synthesis. A small piece of static CMOS logic is introduced to the circuit to avoid significant area penalty resulting from duplication. To maximize the domino logic part and to minimize the static CMOS logic part, a generalized automatic test pattern generation (ATPG)-based logic transformation is proposed to eliminate or relocate a target inverter. Based on the new concept of dominating set of mandatory assignment (DSMA) and the corresponding implication graph, v e propose algorithms to identify a minimum candidate set for a target inverter. Experimental results show that logic transformation based on the implication graph can reduce transistor counts by 25% on average, while the delay increases less than 3%.
引用
收藏
页码:232 / 240
页数:9
相关论文
共 50 条
  • [31] Post-layout logic duplication for synthesis of domino circuits with complex gates
    Cao, Aiqun
    Lu, Ruibing
    Koh, Cheng-Kok
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 260 - 265
  • [32] Signal transition graph based logic synthesis for asynchronous control circuits using template based method
    Sudeng, Sufian
    Thongtak, Arthit
    TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 314 - 317
  • [33] A Demonstration of Implication Logic Based on Volatile (Diffusive) Memristors
    Pershin, Yuriy, V
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (06) : 1033 - 1037
  • [34] A Novel Domino Logic Based on Floating-Gate MOS Transistors
    Sharroush, Sherif M.
    Nafea, Sherif F.
    JORDAN JOURNAL OF ELECTRICAL ENGINEERING, 2023, 9 (03): : 410 - 438
  • [35] Multiple wire reconnections based on implication flow graph
    Wu, Zhong-Zhen
    Chang, Shih-Chieh
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2006, 11 (04) : 939 - 952
  • [36] ALU Design using Pseudo Dynamic Buffer based Domino Logic
    Akurati, Siva Kumar
    Angeline, A. Anita
    Bhaaskaran, V. S. Kanchana
    2017 INTERNATIONAL CONFERENCE ON NEXTGEN ELECTRONIC TECHNOLOGIES: SILICON TO SOFTWARE (ICNETS2), 2017, : 289 - 295
  • [37] GRAPH-BASED PROCESSING OF LOGIC PROGRAMS
    SEIPEL, D
    COMPUTERS AND ARTIFICIAL INTELLIGENCE, 1994, 13 (2-3): : 107 - 132
  • [38] RDF as graph-based, diagrammatic logic
    Dau, Frithjof
    FOUNDATIONS OF INTELLIGENT SYSTEMS, PROCEEDINGS, 2006, 4203 : 332 - 337
  • [39] A Modal-Logic Based Graph Abstraction
    Bauer, Joerg
    Boneva, Iovka
    Kurban, Marcos E.
    Rensink, Arend
    GRAPH TRANSFORMATIONS, ICGT 2008, 2008, 5214 : 321 - +
  • [40] TESTABILITY ENHANCEMENT OF DOMINO CMOS LOGIC
    PRETORIUS, JA
    SHUBAT, AS
    SALAMA, CAT
    ELECTRONICS LETTERS, 1985, 21 (08) : 336 - 337