Domino logic synthesis based on implication graph

被引:4
|
作者
Kim, KW [1 ]
Kim, T
Liu, CL
Kang, SM
机构
[1] Pluris Inc, Cupertino, CA 95014 USA
[2] Korea Adv Inst Sci & Technol, Dept Comp Sci, Taejon 305701, South Korea
[3] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30043, Taiwan
[4] Univ Calif Santa Cruz, Sch Engn, Santa Cruz, CA 95064 USA
关键词
domino logic synthesis; implication graph; set of mandatory assignment;
D O I
10.1109/43.980261
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a new approach to the problem of inverter elimination in domino logic synthesis. A small piece of static CMOS logic is introduced to the circuit to avoid significant area penalty resulting from duplication. To maximize the domino logic part and to minimize the static CMOS logic part, a generalized automatic test pattern generation (ATPG)-based logic transformation is proposed to eliminate or relocate a target inverter. Based on the new concept of dominating set of mandatory assignment (DSMA) and the corresponding implication graph, v e propose algorithms to identify a minimum candidate set for a target inverter. Experimental results show that logic transformation based on the implication graph can reduce transistor counts by 25% on average, while the delay increases less than 3%.
引用
收藏
页码:232 / 240
页数:9
相关论文
共 50 条
  • [21] AN IMPROVEMENT FOR DOMINO CMOS LOGIC
    ZHANG, C
    COMPUTERS & ELECTRICAL ENGINEERING, 1987, 13 (01) : 53 - 59
  • [22] Domino logic boosts performance
    Cravotta, Robert
    EDN, 2010, 55 (05) : 48 - +
  • [23] LATCHED DOMINO CMOS LOGIC
    PRETORIUS, JA
    SHUBAT, AS
    SALAMA, CAT
    ELECTRONICS LETTERS, 1985, 21 (07) : 263 - 264
  • [24] Technology mapping for domino logic
    Zhao, M
    Sapatnekar, SS
    1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 248 - 251
  • [25] LATCHED DOMINO CMOS LOGIC
    PRETORIUS, JA
    SHUBAT, AS
    SALAMA, CAT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (04) : 514 - 522
  • [26] Evolutionary Logic of Public Emergencies Based on Event Logic Graph
    Li, Shiyong
    Wang, Ruijun
    Sun, Wei
    IAENG International Journal of Computer Science, 2024, 51 (06) : 613 - 625
  • [27] Improved Logic Synthesis for Memristive Stateful Logic Using Multi-Memristor Implication
    Marranghello, Felipe S.
    Callegaro, Vinicius
    Martins, Mayler G. A.
    Reis, Andre I.
    Ribas, Renato P.
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 181 - 184
  • [28] IGRAINE - An implication GRaph-bAsed engINE for fast implication, justification, and propagation
    Tafertshofer, P
    Ganz, A
    Antreich, KJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (08) : 907 - 927
  • [29] The Automatic Synthesis of Combinational Logic Circuits with Graph-based Clonal Selection Algorithm
    Gan, Zhaohui
    Shi, Gang
    Shang, Tao
    2009 INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE AND COMPUTATIONAL INTELLIGENCE, VOL I, PROCEEDINGS, 2009, : 540 - 544
  • [30] Design of Comparator Using Domino Logic and CMOS Logic
    Rangari, Abhishek V.
    Gaidhani, Yashika A.
    PROCEEDINGS OF 2016 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2016,