Domino logic synthesis based on implication graph

被引:4
|
作者
Kim, KW [1 ]
Kim, T
Liu, CL
Kang, SM
机构
[1] Pluris Inc, Cupertino, CA 95014 USA
[2] Korea Adv Inst Sci & Technol, Dept Comp Sci, Taejon 305701, South Korea
[3] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30043, Taiwan
[4] Univ Calif Santa Cruz, Sch Engn, Santa Cruz, CA 95064 USA
关键词
domino logic synthesis; implication graph; set of mandatory assignment;
D O I
10.1109/43.980261
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a new approach to the problem of inverter elimination in domino logic synthesis. A small piece of static CMOS logic is introduced to the circuit to avoid significant area penalty resulting from duplication. To maximize the domino logic part and to minimize the static CMOS logic part, a generalized automatic test pattern generation (ATPG)-based logic transformation is proposed to eliminate or relocate a target inverter. Based on the new concept of dominating set of mandatory assignment (DSMA) and the corresponding implication graph, v e propose algorithms to identify a minimum candidate set for a target inverter. Experimental results show that logic transformation based on the implication graph can reduce transistor counts by 25% on average, while the delay increases less than 3%.
引用
收藏
页码:232 / 240
页数:9
相关论文
共 50 条
  • [1] Domino-Logic-Based ADC for Digital Synthesis
    Weaver, Skyler
    Hershberg, Benjamin
    Maghari, Nima
    Moon, Un-Ku
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (11) : 744 - 747
  • [2] Domino logic synthesis minimizing crosstalk
    Kim, KW
    Narayanan, U
    Kang, SM
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 280 - 285
  • [3] A New Domino Logic Synthesis Approach
    Liu, Xiaoxiao
    Zhou, Tao
    Shao, Jingbo
    Li, Haijun
    Lu, Huiling
    ICICSE: 2008 INTERNATIONAL CONFERENCE ON INTERNET COMPUTING IN SCIENCE AND ENGINEERING, PROCEEDINGS, 2008, : 325 - +
  • [4] Implication logic synthesis and optimization methods for memristor-based logic circuits
    Liu, Tingting
    Chu, Zhufei
    MICROELECTRONICS JOURNAL, 2025, 157
  • [5] Crosstalk-aware domino logic synthesis
    Liu, Yi-Yu
    Hwang, TingTing
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1312 - +
  • [6] Domino logic synthesis system and its applications
    Yoshikawa, Ko
    Inui, Shigeto
    Hagihara, Yasuhiko
    Nakamura, Yuichi
    Yoshimura, Takeshi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2006, 15 (02) : 277 - 287
  • [7] Implication logic synthesis methods for memristors
    Lehtonen, Eero
    Poikonen, Jussi
    Laiho, Mika
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2441 - 2444
  • [8] Crosstalk-aware domino-logic synthesis
    Liu, Yi-Yu
    Hwang, TingTing
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (06) : 1155 - 1161
  • [9] Domino logic synthesis using complex static gates
    Thorp, T
    Yee, G
    Sechen, C
    1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 242 - 247
  • [10] Using contrapositive law in an implication graph to identify logic redundancies
    Dave, KK
    Agrawal, VD
    Bushnell, ML
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 723 - 729