Approximate Adder with Reduced Error

被引:0
|
作者
Balasubramanian, P. [1 ]
Maskell, D. L. [1 ]
Prasad, K. [2 ]
机构
[1] Nanyang Technol Univ, Sch Comp Sci & Engn, Singapore 639798, Singapore
[2] Auckland Univ Technol, Dept Elect & Elect Engn, Auckland 1142, New Zealand
关键词
D O I
10.1109/miel.2019.8889605
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new approximate adder is proposed, which is suitable for FPGA- and ASIC-based implementations. Here, we consider an Artix-7 FPGA for the implementations using Vivado 2018.3. For 32-hit addition, the proposed approximate adder with an 8-bit least significant inaccurate sub-adder reports an improvement in the maximum frequency by 7.7% compared to the native accurate FPGA adder while consuming 22% fewer LUTs and 18.6% fewer registers. For 64-bit addition, the proposed approximate adder reports an increase in the maximum frequency by 9.1% than the accurate FPGA adder while consuming 11% fewer LUTs and 9.3% fewer registers. The power-delay product (PDP) is computed as the product of total on-chip power consumption and the minimum clock period. The proposed approximate adder achieves 14.7% and 9.3% reductions in PDP compared to the accurate FPGA adder for 32- and 64-bit additions respectively. Further, in comparison with a recent approximate adder presented in the literature, the proposed approximate adder reports a 40% reduction in the root mean square error (RMSE) while having the same design metrics.
引用
收藏
页码:293 / 296
页数:4
相关论文
共 50 条
  • [31] An Energy Efficient Approximate Adder with Carry Skip for Error Resilient Neuromorphic VLSI Systems
    Kim, Yongtae
    Zhang, Yong
    Li, Peng
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 130 - 137
  • [32] An Asynchronous High-Performance Approximate Adder with Low-Cost Error Correction
    Kodali, Tarak K.
    Zhang, Yilin
    John, Eugene
    Lin, Wei-Ming
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2020, 36 (01) : 1 - 12
  • [33] An asynchronous high-performance approximate adder with low-cost error correction
    Kodali T.K.
    Zhang Y.
    John E.
    Lin W.-M.
    1600, Institute of Information Science (36): : 1 - 12
  • [34] A 19.7 TFLOPS/W Multiply-less Logarithmic Floating-Point CIM Architecture with Error-Reduced Compensated Approximate Adder
    Li, Mengjie
    Zhang, Hongyi
    He, Siqi
    Zhu, Haozhe
    Zhang, Hao
    Liu, Jinglei
    Chen, Jiayuan
    Hu, Zhenping
    Zeng, Xiaoyang
    Chen, Chixiao
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [35] A Reliable Leakage Reduction Technique for Approximate Full Adder with Reduced Ground Bounce Noise
    Goyal, Candy
    Ubhi, Jagpal Singh
    Raj, Balwinder
    MATHEMATICAL PROBLEMS IN ENGINEERING, 2018, 2018
  • [36] Capricious Digital Filter Design and Implementation Using Baugh–Wooley Multiplier and Error Reduced Carry Prediction Approximate Adder for ECG Noise Removal Application
    K. Saritha Raj
    P. Rajesh Kumar
    M. Satyanarayana
    Circuits, Systems, and Signal Processing, 2023, 42 : 6726 - 6748
  • [37] FAU: Fast and Error-Optimized Approximate Adder Units on LUT-Based FPGAs
    Echavarria, Jorge
    Wildermann, Stefan
    Becher, Andreas
    Teich, Juergen
    Ziener, Daniel
    2016 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2016, : 213 - 216
  • [38] A Novel approximate adder with enhanced low-cost carry prediction for error tolerant computing
    Kim Y.
    IEIE Transactions on Smart Processing and Computing, 2019, 8 (06): : 506 - 510
  • [39] An error efficient and low complexity approximate multi-bit adder for image processing applications
    Priyadharshni, M.
    Raj Gupta, Antra
    Nithish Kumar, V.
    Kumaravel, S.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (08) : 2373 - 2381
  • [40] A Low Latency Approximate Adder Design Based on Dual Sub-Adders With Error Recovery
    Seo, Hyoju
    Kim, Yongtae
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2023, 11 (03) : 811 - 816