Analog performance investigation of misaligned double gate junctionless transistor

被引:19
|
作者
Amin, S. Intekhab [1 ]
Sarin, R. K. [1 ]
机构
[1] Dr BR Ambedkar Natl Inst Technol Jalandhar, Dept Elect & Commun Engn, Jalandhar 144011, India
关键词
Double gate inversion mode transistor (DGIMT); Double gate junctionless transistor (DGJLT); Gate misalignment; Transconductance (g(m)); Output conductance (g(ds)); Intrinsic gain (A(VO)); ELECTRIC-FIELD;
D O I
10.1007/s10825-015-0705-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the analog performance of a misaligned double gate junctionless transistor (DGJLT) is demonstrated for the first time. The gate misalignment can occur on either source side (MA_S) or at drain side (MA_D). Since misalignment is a type of degradation that occurs during device fabrication, the idea behind this demonstration is to analyze the impact of gate misalignment on DGJLT. The analog performance parameters analyzed are, transconductance (g(m)), output conductance (g(ds)), early voltage (V-EA) and intrinsic gain (A(VO)). They are compared with a double gate inversion mode transistor (DGIMT) under same gate misalignment condition. A DGJLT is found to have better tolerance to gate misalignment compared to DGIMT. MA_S configuration of a DGJLT shows better analog performance compared to MA_D configuration where as for DGIMT it shows better performance for MA_D compared to MA_S configuration.
引用
收藏
页码:675 / 685
页数:11
相关论文
共 50 条
  • [31] Variability Investigation of Double Gate JunctionLess (DG-JL) Transistor for Circuit Design Perspective
    Kumari, Vandana
    Saxena, Manoj
    Gupta, Mridula
    VLSI DESIGN AND TEST, 2017, 711 : 496 - 503
  • [32] Carrier Mobility Enhancement of Symmetric Double Gate Junctionless Transistor
    Sarma, Kaushik Chandra Deva
    Sharma, Santanu
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (10) : 1084 - 1092
  • [33] Modeling and Analysis of Double Gate Ferroelectric Junctionless (DGFJL) Transistor
    Mehta, Hema
    Kaur, Harsupreet
    2015 IEEE RADIO AND ANTENNA DAYS OF THE INDIAN OCEAN (RADIO), 2015,
  • [34] Performance Analysis of Gate Engineered Recessed Double Gate Junctionless Field-Effect-Transistor for Biosensing Application
    Kumar, Sandeep
    Singh, Avtar
    Chatterjee, Arun Kumar
    Pandey, Rishikesh
    SENSING AND IMAGING, 2024, 25 (01):
  • [35] Performance Analysis of a Double-Gate Junctionless Transistor with Varied Doping and Gate Underlap using Device Simulator
    Nasir, Nurul Nasirah Afiqah
    Othman, Noraini
    Sabki, Syarifah Norfaezah
    Abd Rahim, Alhan Farhanah
    2021 IEEE INTERNATIONAL CONFERENCE ON SENSORS AND NANOTECHNOLOGY (SENNANO), 2021, : 62 - 65
  • [36] A Dual-Material Gate Junctionless Transistor With High-k Spacer for Enhanced Analog Performance
    Baruah, Ratul K.
    Paily, Roy P.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (01) : 123 - 128
  • [37] Performance Analysis of Double Gate Junctionless Tunnel Field Effect Transistor: RF Stability Perspective
    Raju, Veerati
    Sivasankaran, K.
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2019, 10 (11) : 529 - 537
  • [38] Performance Evaluation of Double Gate Junctionless Field Effect Transistor with Vertical Gaussian Doping Profile
    Singh, Balraj
    Gola, Deepti
    Kumar, Sanjay
    Singh, Kunal
    Goel, Ekta
    Jit, Satyabrata
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 769 - 772
  • [39] Effects of uniaxial strain on gate capacitance and threshold voltage of double gate junctionless transistor
    Adnan, Md. Mohsinur Rahman
    Khosru, Quazi D. M.
    2018 IEEE 13TH NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2018, : 319 - 322
  • [40] Transport characteristics of Double Gate N-Channel Junctionless Transistor
    Paul, Tanmoy Kumar
    Khosru, Quazi D. M.
    2016 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2016, : 389 - 392