All-Digital Time-Domain CMOS Smart Temperature Sensor with On-Chip Linearity Enhancement

被引:9
|
作者
Chen, Chun-Chi [1 ]
Chen, Chao-Lieh [1 ]
Lin, Yi [1 ]
机构
[1] Natl Kaohsiung First Univ Sci & Technol, Dept Elect Engn, Kaohsiung 81146, Taiwan
来源
SENSORS | 2016年 / 16卷 / 02期
关键词
field programmable gate array (FPGA); time domain; linearity enhancement; smart temperature sensor; CMOS; CURVATURE COMPENSATION; 3-SIGMA INACCURACY; TECHNOLOGY;
D O I
10.3390/s16020176
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This paper proposes the first all-digital on-chip linearity enhancement technique for improving the accuracy of the time-domain complementary metal-oxide semiconductor (CMOS) smart temperature sensor. To facilitate on-chip application and intellectual property reuse, an all-digital time-domain smart temperature sensor was implemented using 90 nm Field Programmable Gate Arrays (FPGAs). Although the inverter-based temperature sensor has a smaller circuit area and lower complexity, two-point calibration must be used to achieve an acceptable inaccuracy. With the help of a calibration circuit, the influence of process variations was reduced greatly for one-point calibration support, reducing the test costs and time. However, the sensor response still exhibited a large curvature, which substantially affected the accuracy of the sensor. Thus, an on-chip linearity-enhanced circuit is proposed to linearize the curve and achieve a new linearity-enhanced output. The sensor was implemented on eight different Xilinx FPGA using 118 slices per sensor in each FPGA to demonstrate the benefits of the linearization. Compared with the unlinearized version, the maximal inaccuracy of the linearized version decreased from 5 degrees C to 2.5 degrees C after one-point calibration in a range of -20 degrees C to 100 degrees C. The sensor consumed 95 mu W using 1 kSa/s. The proposed linearity enhancement technique significantly improves temperature sensing accuracy, avoiding costly curvature compensation while it is fully synthesizable for future Very Large Scale Integration (VLSI) system.
引用
收藏
页数:14
相关论文
共 50 条
  • [41] Time-Domain Modeling of All-Digital PLLs to Single-Event Upset Perturbations
    Chen, Y. P.
    Massengill, L. W.
    Sternberg, A. L.
    Zhang, E. X.
    Kauppila, J. S.
    Yao, M.
    Amort, A. L.
    Bhuva, B. L.
    Holman, W. T.
    Loveless, T. D.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (01) : 311 - 317
  • [42] Novel time-domain CMOS temperature sensor for passive RFID Tag
    Di Federico, Martin
    Ceminari, Paola
    2019 ARGENTINE CONFERENCE ON ELECTRONICS (CAE), 2019, : 37 - 40
  • [43] An All-Digital On-Chip Clock Generator Using Relative Reference Modeling
    Zhao, Huidong
    Sun, Yapeng
    Xie, Zhengzhang
    Qiao, Shushan
    Hei, Yong
    2016 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2016,
  • [44] Single-chip A/D converter for digital microphones with on-chip preamplifier and time-domain noise isolation
    Le, H. B.
    Nam, J. W.
    Ryu, S. T.
    Lee, S. G.
    ELECTRONICS LETTERS, 2009, 45 (03) : 151 - 153
  • [45] A CMOS based High Resolution All-Digital Temperature Sensor with Low Power Supply Sensitivity
    Das, Soumyashib
    Wadhwa, Sanjay
    Das, Devarshi Mrinal
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 137 - 140
  • [46] A time-to-digital-converter-based CMOS smart temperature sensor
    Chen, CC
    Lu, WF
    Tsai, CC
    Chen, PK
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 560 - 563
  • [47] A time-to-digital-converter-based CMOS smart temperature sensor
    Chen, P
    Chen, CC
    Tsai, CC
    Lu, WF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (08) : 1642 - 1648
  • [48] Accurate on-chip interconnect evaluation: A time-domain technique
    Soumyanath, K
    Borkar, S
    Zhou, CY
    Bloechel, BA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 623 - 631
  • [49] On-chip oscilloscopes for noninvasive time-domain measurement of waveforms
    Shepard, KL
    Zheng, Y
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 221 - 226
  • [50] Time-domain modeling of a phase-domain all-digital phase-locked loop for RF applications
    Syllaios, Loannis L.
    Balsara, Poras T.
    Staszewski, Robert Bogdan
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 861 - +