All-Digital Time-Domain CMOS Smart Temperature Sensor with On-Chip Linearity Enhancement

被引:9
|
作者
Chen, Chun-Chi [1 ]
Chen, Chao-Lieh [1 ]
Lin, Yi [1 ]
机构
[1] Natl Kaohsiung First Univ Sci & Technol, Dept Elect Engn, Kaohsiung 81146, Taiwan
来源
SENSORS | 2016年 / 16卷 / 02期
关键词
field programmable gate array (FPGA); time domain; linearity enhancement; smart temperature sensor; CMOS; CURVATURE COMPENSATION; 3-SIGMA INACCURACY; TECHNOLOGY;
D O I
10.3390/s16020176
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This paper proposes the first all-digital on-chip linearity enhancement technique for improving the accuracy of the time-domain complementary metal-oxide semiconductor (CMOS) smart temperature sensor. To facilitate on-chip application and intellectual property reuse, an all-digital time-domain smart temperature sensor was implemented using 90 nm Field Programmable Gate Arrays (FPGAs). Although the inverter-based temperature sensor has a smaller circuit area and lower complexity, two-point calibration must be used to achieve an acceptable inaccuracy. With the help of a calibration circuit, the influence of process variations was reduced greatly for one-point calibration support, reducing the test costs and time. However, the sensor response still exhibited a large curvature, which substantially affected the accuracy of the sensor. Thus, an on-chip linearity-enhanced circuit is proposed to linearize the curve and achieve a new linearity-enhanced output. The sensor was implemented on eight different Xilinx FPGA using 118 slices per sensor in each FPGA to demonstrate the benefits of the linearization. Compared with the unlinearized version, the maximal inaccuracy of the linearized version decreased from 5 degrees C to 2.5 degrees C after one-point calibration in a range of -20 degrees C to 100 degrees C. The sensor consumed 95 mu W using 1 kSa/s. The proposed linearity enhancement technique significantly improves temperature sensing accuracy, avoiding costly curvature compensation while it is fully synthesizable for future Very Large Scale Integration (VLSI) system.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] Wide-Supply-Range All-Digital Leakage Variation Sensor for On-chip Process and Temperature Monitoring
    Islam, A. K. M. Mahfuzul
    Shiomi, Jun
    Ishihara, Tohru
    Onodera, Hidetoshi
    2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 45 - 48
  • [22] A Voltage-Scalable Low-Power All-Digital Temperature Sensor for On-Chip Thermal Monitoring
    Ku, Chia-Yuan
    Liu, Tsung-Te
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (10) : 1658 - 1662
  • [23] An All-Digital On-Chip Jitter Measurement Circuit in 65nm CMOS technology
    Chung, Ching-Che
    Chu, Wei-Jung
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 179 - 182
  • [24] An All-Digital CMOS Temperature Sensor with a Wide Supply Voltage Range
    Qian, Fuyue
    Li, Ye
    Zhang, Xiaowei
    Xi, Jianxiong
    He, Lenian
    IEICE ELECTRONICS EXPRESS, 2022, 19 (19):
  • [25] A Linearization Time-Domain CMOS Smart Temperature Sensor Using a Curvature Compensation Oscillator
    Chen, Chun-Chi
    Chen, Hao-Wen
    SENSORS, 2013, 13 (09): : 11439 - 11452
  • [26] A CMOS based μ-power smart temperature sensor for ON-chip thermal monitoring
    Chouhan, Shailesh Singh
    Halonen, Kari
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 382 - 385
  • [27] A Low Power Time-Domain CMOS Temperature Sensor
    Song, Wonjong
    Moon, Hunsik
    Yang, Hyeyeon
    Burm, Linwook
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 169 - 170
  • [28] An Energy Efficient Time-Domain Temperature Sensor for Low-Power On-Chip Thermal Management
    An, Young-Jae
    Ryu, Kyungho
    Jung, Dong-Hoon
    Woo, Seung-Han
    Jung, Seong-Ook
    IEEE SENSORS JOURNAL, 2014, 14 (01) : 104 - 110
  • [29] All-Digital Time-Domain Smart Temperature Sensor With an Inter-Batch Inaccuracy of-0.7 °C -+0.6 °C After One-Point Calibration
    Chen, Poki
    Chen, Shou-Chih
    Shen, You-Sheng
    Peng, You-Jyun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (05) : 913 - 920
  • [30] An On-Chip All-Digital PV-Monitoring Architecture for Digital IPs
    Karimiyan, Hossein
    Calimera, Andrea
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 162 - 172