Design Optimization of Tunnel FET for Dynamic Memory Applications

被引:0
|
作者
Navlakha, Nupur [1 ]
Lin, Jyi-Tsong [2 ]
Kranti, Abhinav [1 ]
机构
[1] Indian Inst Technol Indore, Discipline Elect Engn, Low Power Nanoelect Res Grp, Indore, Madhya Pradesh, India
[2] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 80424, Taiwan
关键词
DRAM; TFET; retention time; double gate;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The work reports on an innovative design to improve the scalability of misaligned Double Gate (DG) Tunnel Field Effect Transistor (TFET) for operation as dynamic memory. The design optimization is achieved through use of lateral gap on both edges of back gate (G2) that reduces Band-to-Band Tunneling (BTBT) and enhances Retention Time (RT) by a factor of 3. The front gate responsible for read mechanism can be scaled down to 75 nm while G2 can be scaled until 40 nm. The investigation highlights better scalability and improved retention characteristics.
引用
收藏
页数:2
相关论文
共 50 条
  • [1] Twin Gate Tunnel FET based Capacitorless Dynamic Memory
    Navlakha, Nupur
    Lin, Jyi-Tsong
    Kranti, Abhinav
    2017 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2017,
  • [2] Insights Into the Design and Optimization of Tunnel-FET Devices and Circuits
    Pal, Ashish
    Sachid, Angada B.
    Gossner, Harald
    Rao, V. Ramgopal
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (04) : 1045 - 1053
  • [3] Design and optimization of vertical nanowire tunnel FET with electrostatic doping
    Bhardwaj, Anjana
    Kumar, Pradeep
    Raj, Balwinder
    Kumar, Naveen
    Anand, Sunny
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (04):
  • [4] Tunnel FET RF Rectifier Design for Energy Harvesting Applications
    Liu, Huichu
    Li, Xueqing
    Vaddi, Ramesh
    Ma, Kaisheng
    Datta, Suman
    Narayanan, Vijaykrishnan
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2014, 4 (04) : 400 - 411
  • [5] Vertical Tunnel FET: Design Optimization With Triple Metal-Gate Layers
    Ko, Eunah
    Lee, Hyunjae
    Park, Jung-Dong
    Shin, Changhwan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (12) : 5030 - 5035
  • [6] Optimization of Design Space Parameters in Tunnel Fet for Analog/Mixed Signal Application
    Jeyanthi, J. E.
    Samuel, T. S. Arun
    Arivazhagan, L.
    SILICON, 2022, 14 (13) : 8233 - 8241
  • [7] Optimization of Design Space Parameters in Tunnel Fet for Analog/Mixed Signal Application
    J. E. Jeyanthi
    T. S. Arun Samuel
    L. Arivazhagan
    Silicon, 2022, 14 : 8233 - 8241
  • [8] A novel design approach of charge plasma tunnel FET for radio frequency applications
    Shivendra Yadav
    Alish Pamnani
    Dheeraj Sharma
    Anju Gedam
    Atul Kumar
    Neeraj Sharma
    Journal of Semiconductors, 2019, (05) : 77 - 83
  • [9] A novel design approach of charge plasma tunnel FET for radio frequency applications
    Shivendra Yadav
    Alish Pamnani
    Dheeraj Sharma
    Anju Gedam
    Atul Kumar
    Neeraj Sharma
    Journal of Semiconductors, 2019, 40 (05) : 77 - 83
  • [10] Design Points of InGaAs MFMIS Tunnel FET for Large Memory Window and Stable Ferroelectric Memory Operation
    Ko, Kyul
    Ahn, Dae-Hwan
    Jeong, Jai-Youn
    Ju, Byeong-Kwon
    Han, Jae-Hoon
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (10) : 6435 - 6441