Soft-Error Probability Due to SET in Clock Tree Networks

被引:6
|
作者
Chipana, Raul [1 ]
Chielle, Eduardo [1 ]
Kastensmidt, Fernanda Lima [1 ]
Tonfat, Jorge [1 ]
Reis, Ricardo [1 ]
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, PPGC, PGMICRO, Porto Alegre, RS, Brazil
关键词
component; Soft-error; SEU; SET; Radiation effects;
D O I
10.1109/ISVLSI.2012.39
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Technology scaling in deep-submicron devices has increased the susceptibility of integrated circuits to radiation. Single event effect (SEE) is one of the major radiation influences that can provoke transient errors in the circuit. SEE can occur even in the clock distribution networks. During the strike of an ionizing particle, charge may be collected on the output node of the clock buffer provoking a clock glitch, clock jitter and skew. As consequence, it is possible to notice errors in circuit functional behavior. This paper investigates the soft-error probability due to SET in clock tree networks proposing a methodology to any ASIC layout circuit. This methodology allows finding 4.6% of registers with high susceptibility in a SRAM arbiter circuit.
引用
收藏
页码:338 / 343
页数:6
相关论文
共 50 条
  • [1] Soft-Error Vulnerability Estimation Approach Based on the SET Susceptibility of Each Gate
    Armelin, Fabio Batagin
    de Barros Naviner, Lirida Alves
    d'Amore, Roberto
    ELECTRONICS, 2019, 8 (07)
  • [2] A NEW SOFT-ERROR PHENOMENON IN ULSI SRAMS - INVERTED DEPENDENCE OF SOFT-ERROR RATE ON CYCLE TIME
    MURAKAMI, S
    WADA, T
    EINO, M
    UKITA, M
    NISHIMURA, Y
    SUZUKI, K
    ANAMI, K
    IEICE TRANSACTIONS ON COMMUNICATIONS ELECTRONICS INFORMATION AND SYSTEMS, 1991, 74 (04): : 853 - 858
  • [3] Modeling Soft-Error Propagation in Programs
    Li, Guanpeng
    Pattabiraman, Karthik
    Hari, Siva Kumar Sastry
    Sullivan, Michael
    Tsai, Timothy
    2018 48TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS (DSN), 2018, : 27 - 38
  • [4] Design of a soft-error robust microprocessor
    Bastos, Rodrigo Possamai
    Kastensmidt, Fernanda Lima
    Reis, Ricardo
    MICROELECTRONICS JOURNAL, 2009, 40 (07) : 1062 - 1068
  • [5] Soft-Error Hardened Redundant Triggered Latch
    Alidash, Hossein Karimiyan
    Sayedi, Sayed Masoud
    Oklobdzija, Vojin G.
    2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 269 - 272
  • [6] Analyzing Soft-Error Vulnerability on GPGPU Microarchitecture
    Tan, Jingweijia
    Goswami, Nilanjan
    Li, Tao
    Fu, Xin
    2011 IEEE INTERNATIONAL SYMPOSIUM ON WORKLOAD CHARACTERIZATION (IISWC), 2011, : 226 - 235
  • [7] Soft-error Resiliency of Power Flow Calculations
    Yetkin, E. Fatih
    Ceylan, Oguzhan
    2017 52ND INTERNATIONAL UNIVERSITIES POWER ENGINEERING CONFERENCE (UPEC), 2017,
  • [8] Modeling soft-error susceptibility for IP blocks
    Aitken, R
    Hold, B
    11th IEEE International On-Line Testing Symposium, 2005, : 70 - 73
  • [9] Modeling Soft-Error Reliability Under Variability
    Balakrishnan, Aneesh
    Medeiros, Guilherme Cardoso
    Gursoy, Cemil Cem
    Hamdioui, Said
    Jenihhin, Maksim
    Alexandrescu, Dan
    34TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT 2021), 2021,
  • [10] Soft-error reliable architecture for future microprocessors
    Gopalakrishnan, Shoba
    Singh, Virendra
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2019, 13 (03): : 233 - 242