Non-Volatile Approximate Arithmetic Circuits Using Scalable Hybrid Spin-CMOS Majority Gates

被引:0
|
作者
Shabani, Ahmad [1 ]
Sabri, Mohammad [2 ]
Khabbazan, Bahareh [3 ]
Timarchi, Somayeh [1 ]
机构
[1] Shahid Beheshti Univ, Fac Elect Engn, Tehran 1983969411, Iran
[2] Univ Tehran, Sch Elect & Comp Engn, Tehran 14395515, Iran
[3] Iran Univ Sci & Technol, Sch Elect & Comp Engn, Tehran 1311416846, Iran
基金
中国国家自然科学基金; 中国博士后科学基金; 加拿大自然科学与工程研究理事会;
关键词
Compressors; Spintronics; Magnetic tunneling; Transistors; Resistance; Nonvolatile memory; Magnetic domains; Compressor; approximate computing; spin-CMOS majority gate; non-volatility; low leakage power; heuristic majority-inverter graph (HMIG); ARCHITECTURE;
D O I
10.1109/TCSI.2020.3044248
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the nanoscale era, leakage/static power dissipation has become an inevitable and important issue for CMOS devices. To alleviate this issue, we propose to use spintronic devices with near-zero leakage power and non-volatility as key components in arithmetic circuits for error-resilient applications. To this end, spintronic threshold devices are first utilized to construct highly-scalable majority gates (MGs) based on spin-CMOS technology. These MGs are then used in the design of compressors for constructing multipliers and accumulators. For an MG-based compressor, the truth table of a conventional compressor is transformed to ensure that the outputs depend only on the number of input "1"s. To synthesize and optimize the MG-based circuits, a heuristic majority-inverter graph (HMIG) is further proposed for the design of an accurate and two approximate non-volatile 4-2 compressors (denoted as MG-EC, MG-AC1 and MG-AC2). Due to the high scalability of the MGs, approximate compressors with a larger number of inputs can be devised using the same method. Compared to previous designs, the proposed 4-2 compressors show shorter critical path delays and lower energy consumption; MG-AC1 and MG-AC2 also achieve a higher accuracy than state-of-the-art approximate designs. For achieving a similar image quality in image compression, the multiplier implementations using MG-AC1 and MG-AC2 result in more significant reductions in delay and energy than those using other approximate designs.
引用
收藏
页码:1259 / 1268
页数:10
相关论文
共 50 条
  • [41] Fine-Grained Power Gating Using an MRAM-CMOS Non-Volatile Flip-Flop
    Park, Jaeyoung
    Yim, Young Uk
    MICROMACHINES, 2019, 10 (06)
  • [42] A novel bistable optical phase shifter using non-volatile MEMS actuator for application in photonic integrated circuits
    Gholami, Yashar
    Jafari, Kian
    Moaiyeri, Mohammad Hossein
    OPTICS COMMUNICATIONS, 2025, 574
  • [43] Ultra-energy-efficient CMOS/magnetic non-volatile flip-flop based on spin-orbit torque device
    Jabeur, K.
    Di Pendina, G.
    Prenat, G.
    ELECTRONICS LETTERS, 2014, 50 (08) : 585 - 586
  • [44] Multilevel memristive non-volatile look-up table using two transmission gates one memristor memory cells
    Wong, C. W. Ian
    Ho, Patrick W. C.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (10)
  • [45] Highly scalable non-volatile resistive memory using simple binary oxide driven by asymmetric unipolar voltage pulses
    Baek, IG
    Lee, MS
    Seo, S
    Lee, MJ
    Seo, DH
    Suh, DS
    Park, JC
    Park, SO
    Kim, HS
    Yoo, IK
    Chung, UI
    Moon, JT
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 587 - 590
  • [46] A hybrid magnetic/complementary metal oxide semiconductor process design kit for the design of low-power non-volatile logic circuits
    Di Pendina, G.
    Prenat, G.
    Dieny, B.
    Torki, K.
    JOURNAL OF APPLIED PHYSICS, 2012, 111 (07)
  • [47] cNV SRAM: CMOS Technology Compatible Non-Volatile SRAM Based Ultra-Low Leakage Energy Hybrid Memory System
    Wang, Jinhui
    Wang, Lina
    Yin, Haibin
    Wei, Zikui
    Yang, Zezhong
    Gong, Na
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (04) : 1055 - 1067
  • [48] Floorplan-Driven High-Level Synthesis using Volatile/Non-volatile Registers for Hybrid Energy-Harvesting Systems
    Asai, Daiki
    Yanagisawa, Masao
    Togawa, Nozomu
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 64 - 67
  • [49] A Hybrid Non-Volatile Cache Design for Solid-State Drives Using Comprehensive I/O Characterization
    Tarihi, Mojtaba
    Asadi, Hossein
    Haghdoost, Alireza
    Arjomand, Mohammad
    Sarbazi-Azad, Hamid
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (06) : 1678 - 1691
  • [50] CMOS Fully Compatible Embedded Non-Volatile Memory System With TiO2-SiO2 Hybrid Resistive-Switching Material
    Lee, Ming-Daou
    Ho, ChiaHua
    Yao, Yeong-Der
    IEEE TRANSACTIONS ON MAGNETICS, 2011, 47 (03) : 653 - 655